Rev 2515 | Rev 3490 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed
| Rev | Author | Line No. | Line |
|---|---|---|---|
| 173 | jermar | 1 | /* |
| 2071 | jermar | 2 | * Copyright (c) 2005 Jakub Jermar |
| 173 | jermar | 3 | * All rights reserved. |
| 4 | * |
||
| 5 | * Redistribution and use in source and binary forms, with or without |
||
| 6 | * modification, are permitted provided that the following conditions |
||
| 7 | * are met: |
||
| 8 | * |
||
| 9 | * - Redistributions of source code must retain the above copyright |
||
| 10 | * notice, this list of conditions and the following disclaimer. |
||
| 11 | * - Redistributions in binary form must reproduce the above copyright |
||
| 12 | * notice, this list of conditions and the following disclaimer in the |
||
| 13 | * documentation and/or other materials provided with the distribution. |
||
| 14 | * - The name of the author may not be used to endorse or promote products |
||
| 15 | * derived from this software without specific prior written permission. |
||
| 16 | * |
||
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
||
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
||
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
||
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
||
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
||
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
||
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
||
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
||
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
||
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
| 27 | */ |
||
| 28 | |||
| 1888 | jermar | 29 | /** @addtogroup ia64 |
| 1702 | cejka | 30 | * @{ |
| 31 | */ |
||
| 32 | /** @file |
||
| 33 | */ |
||
| 34 | |||
| 1888 | jermar | 35 | #ifndef KERN_ia64_ASM_H_ |
| 36 | #define KERN_ia64_ASM_H_ |
||
| 173 | jermar | 37 | |
| 747 | jermar | 38 | #include <config.h> |
| 173 | jermar | 39 | #include <arch/types.h> |
| 432 | jermar | 40 | #include <arch/register.h> |
| 173 | jermar | 41 | |
| 2515 | vana | 42 | |
| 2726 | vana | 43 | #define IA64_IOSPACE_ADDRESS 0xE001000000000000ULL |
| 2515 | vana | 44 | |
| 45 | static inline void outb(uint64_t port,uint8_t v) |
||
| 46 | { |
||
| 47 | *((char *)(IA64_IOSPACE_ADDRESS + ( (port & 0xfff) | ( (port >> 2) << 12 )))) = v; |
||
| 2726 | vana | 48 | |
| 2515 | vana | 49 | asm volatile ("mf\n" ::: "memory"); |
| 50 | } |
||
| 51 | |||
| 52 | |||
| 53 | static inline uint8_t inb(uint64_t port) |
||
| 54 | { |
||
| 55 | asm volatile ("mf\n" ::: "memory"); |
||
| 2726 | vana | 56 | |
| 2515 | vana | 57 | return *((char *)(IA64_IOSPACE_ADDRESS + ( (port & 0xfff) | ( (port >> 2) << 12 )))); |
| 58 | } |
||
| 59 | |||
| 60 | |||
| 61 | |||
| 180 | jermar | 62 | /** Return base address of current stack |
| 63 | * |
||
| 64 | * Return the base address of the current stack. |
||
| 65 | * The stack is assumed to be STACK_SIZE long. |
||
| 66 | * The stack must start on page boundary. |
||
| 67 | */ |
||
| 1780 | jermar | 68 | static inline uintptr_t get_stack_base(void) |
| 173 | jermar | 69 | { |
| 1780 | jermar | 70 | uint64_t v; |
| 180 | jermar | 71 | |
| 2082 | decky | 72 | asm volatile ("and %0 = %1, r12" : "=r" (v) : "r" (~(STACK_SIZE-1))); |
| 180 | jermar | 73 | |
| 74 | return v; |
||
| 173 | jermar | 75 | } |
| 76 | |||
| 919 | jermar | 77 | /** Return Processor State Register. |
| 78 | * |
||
| 79 | * @return PSR. |
||
| 80 | */ |
||
| 1780 | jermar | 81 | static inline uint64_t psr_read(void) |
| 919 | jermar | 82 | { |
| 1780 | jermar | 83 | uint64_t v; |
| 919 | jermar | 84 | |
| 2082 | decky | 85 | asm volatile ("mov %0 = psr\n" : "=r" (v)); |
| 919 | jermar | 86 | |
| 87 | return v; |
||
| 88 | } |
||
| 89 | |||
| 470 | jermar | 90 | /** Read IVA (Interruption Vector Address). |
| 91 | * |
||
| 92 | * @return Return location of interruption vector table. |
||
| 93 | */ |
||
| 1780 | jermar | 94 | static inline uint64_t iva_read(void) |
| 470 | jermar | 95 | { |
| 1780 | jermar | 96 | uint64_t v; |
| 470 | jermar | 97 | |
| 2082 | decky | 98 | asm volatile ("mov %0 = cr.iva\n" : "=r" (v)); |
| 470 | jermar | 99 | |
| 100 | return v; |
||
| 101 | } |
||
| 102 | |||
| 103 | /** Write IVA (Interruption Vector Address) register. |
||
| 104 | * |
||
| 1708 | jermar | 105 | * @param v New location of interruption vector table. |
| 470 | jermar | 106 | */ |
| 1780 | jermar | 107 | static inline void iva_write(uint64_t v) |
| 470 | jermar | 108 | { |
| 2082 | decky | 109 | asm volatile ("mov cr.iva = %0\n" : : "r" (v)); |
| 470 | jermar | 110 | } |
| 111 | |||
| 112 | |||
| 432 | jermar | 113 | /** Read IVR (External Interrupt Vector Register). |
| 431 | jermar | 114 | * |
| 115 | * @return Highest priority, pending, unmasked external interrupt vector. |
||
| 116 | */ |
||
| 1780 | jermar | 117 | static inline uint64_t ivr_read(void) |
| 431 | jermar | 118 | { |
| 1780 | jermar | 119 | uint64_t v; |
| 431 | jermar | 120 | |
| 2082 | decky | 121 | asm volatile ("mov %0 = cr.ivr\n" : "=r" (v)); |
| 431 | jermar | 122 | |
| 432 | jermar | 123 | return v; |
| 431 | jermar | 124 | } |
| 195 | vana | 125 | |
| 432 | jermar | 126 | /** Write ITC (Interval Timer Counter) register. |
| 127 | * |
||
| 1708 | jermar | 128 | * @param v New counter value. |
| 432 | jermar | 129 | */ |
| 1780 | jermar | 130 | static inline void itc_write(uint64_t v) |
| 432 | jermar | 131 | { |
| 2082 | decky | 132 | asm volatile ("mov ar.itc = %0\n" : : "r" (v)); |
| 432 | jermar | 133 | } |
| 431 | jermar | 134 | |
| 432 | jermar | 135 | /** Read ITC (Interval Timer Counter) register. |
| 136 | * |
||
| 137 | * @return Current counter value. |
||
| 138 | */ |
||
| 1780 | jermar | 139 | static inline uint64_t itc_read(void) |
| 432 | jermar | 140 | { |
| 1780 | jermar | 141 | uint64_t v; |
| 432 | jermar | 142 | |
| 2082 | decky | 143 | asm volatile ("mov %0 = ar.itc\n" : "=r" (v)); |
| 432 | jermar | 144 | |
| 145 | return v; |
||
| 146 | } |
||
| 195 | vana | 147 | |
| 432 | jermar | 148 | /** Write ITM (Interval Timer Match) register. |
| 149 | * |
||
| 1708 | jermar | 150 | * @param v New match value. |
| 432 | jermar | 151 | */ |
| 1780 | jermar | 152 | static inline void itm_write(uint64_t v) |
| 432 | jermar | 153 | { |
| 2082 | decky | 154 | asm volatile ("mov cr.itm = %0\n" : : "r" (v)); |
| 432 | jermar | 155 | } |
| 195 | vana | 156 | |
| 1488 | vana | 157 | /** Read ITM (Interval Timer Match) register. |
| 158 | * |
||
| 159 | * @return Match value. |
||
| 160 | */ |
||
| 1780 | jermar | 161 | static inline uint64_t itm_read(void) |
| 1488 | vana | 162 | { |
| 1780 | jermar | 163 | uint64_t v; |
| 1488 | vana | 164 | |
| 2082 | decky | 165 | asm volatile ("mov %0 = cr.itm\n" : "=r" (v)); |
| 1488 | vana | 166 | |
| 167 | return v; |
||
| 168 | } |
||
| 169 | |||
| 433 | jermar | 170 | /** Read ITV (Interval Timer Vector) register. |
| 171 | * |
||
| 172 | * @return Current vector and mask bit. |
||
| 173 | */ |
||
| 1780 | jermar | 174 | static inline uint64_t itv_read(void) |
| 433 | jermar | 175 | { |
| 1780 | jermar | 176 | uint64_t v; |
| 433 | jermar | 177 | |
| 2082 | decky | 178 | asm volatile ("mov %0 = cr.itv\n" : "=r" (v)); |
| 433 | jermar | 179 | |
| 180 | return v; |
||
| 181 | } |
||
| 182 | |||
| 432 | jermar | 183 | /** Write ITV (Interval Timer Vector) register. |
| 184 | * |
||
| 1708 | jermar | 185 | * @param v New vector and mask bit. |
| 432 | jermar | 186 | */ |
| 1780 | jermar | 187 | static inline void itv_write(uint64_t v) |
| 432 | jermar | 188 | { |
| 2082 | decky | 189 | asm volatile ("mov cr.itv = %0\n" : : "r" (v)); |
| 432 | jermar | 190 | } |
| 238 | vana | 191 | |
| 432 | jermar | 192 | /** Write EOI (End Of Interrupt) register. |
| 193 | * |
||
| 1708 | jermar | 194 | * @param v This value is ignored. |
| 432 | jermar | 195 | */ |
| 1780 | jermar | 196 | static inline void eoi_write(uint64_t v) |
| 432 | jermar | 197 | { |
| 2082 | decky | 198 | asm volatile ("mov cr.eoi = %0\n" : : "r" (v)); |
| 432 | jermar | 199 | } |
| 200 | |||
| 201 | /** Read TPR (Task Priority Register). |
||
| 202 | * |
||
| 203 | * @return Current value of TPR. |
||
| 204 | */ |
||
| 1780 | jermar | 205 | static inline uint64_t tpr_read(void) |
| 432 | jermar | 206 | { |
| 1780 | jermar | 207 | uint64_t v; |
| 432 | jermar | 208 | |
| 2082 | decky | 209 | asm volatile ("mov %0 = cr.tpr\n" : "=r" (v)); |
| 432 | jermar | 210 | |
| 211 | return v; |
||
| 212 | } |
||
| 213 | |||
| 214 | /** Write TPR (Task Priority Register). |
||
| 215 | * |
||
| 1708 | jermar | 216 | * @param v New value of TPR. |
| 432 | jermar | 217 | */ |
| 1780 | jermar | 218 | static inline void tpr_write(uint64_t v) |
| 432 | jermar | 219 | { |
| 2082 | decky | 220 | asm volatile ("mov cr.tpr = %0\n" : : "r" (v)); |
| 432 | jermar | 221 | } |
| 222 | |||
| 223 | /** Disable interrupts. |
||
| 224 | * |
||
| 225 | * Disable interrupts and return previous |
||
| 226 | * value of PSR. |
||
| 227 | * |
||
| 228 | * @return Old interrupt priority level. |
||
| 229 | */ |
||
| 230 | static ipl_t interrupts_disable(void) |
||
| 231 | { |
||
| 1780 | jermar | 232 | uint64_t v; |
| 432 | jermar | 233 | |
| 2082 | decky | 234 | asm volatile ( |
| 432 | jermar | 235 | "mov %0 = psr\n" |
| 236 | "rsm %1\n" |
||
| 237 | : "=r" (v) |
||
| 238 | : "i" (PSR_I_MASK) |
||
| 239 | ); |
||
| 240 | |||
| 241 | return (ipl_t) v; |
||
| 242 | } |
||
| 243 | |||
| 244 | /** Enable interrupts. |
||
| 245 | * |
||
| 246 | * Enable interrupts and return previous |
||
| 247 | * value of PSR. |
||
| 248 | * |
||
| 249 | * @return Old interrupt priority level. |
||
| 250 | */ |
||
| 251 | static ipl_t interrupts_enable(void) |
||
| 252 | { |
||
| 1780 | jermar | 253 | uint64_t v; |
| 432 | jermar | 254 | |
| 2082 | decky | 255 | asm volatile ( |
| 432 | jermar | 256 | "mov %0 = psr\n" |
| 257 | "ssm %1\n" |
||
| 258 | ";;\n" |
||
| 259 | "srlz.d\n" |
||
| 260 | : "=r" (v) |
||
| 261 | : "i" (PSR_I_MASK) |
||
| 262 | ); |
||
| 263 | |||
| 264 | return (ipl_t) v; |
||
| 265 | } |
||
| 266 | |||
| 267 | /** Restore interrupt priority level. |
||
| 268 | * |
||
| 269 | * Restore PSR. |
||
| 270 | * |
||
| 271 | * @param ipl Saved interrupt priority level. |
||
| 272 | */ |
||
| 273 | static inline void interrupts_restore(ipl_t ipl) |
||
| 274 | { |
||
| 472 | jermar | 275 | if (ipl & PSR_I_MASK) |
| 276 | (void) interrupts_enable(); |
||
| 277 | else |
||
| 278 | (void) interrupts_disable(); |
||
| 432 | jermar | 279 | } |
| 280 | |||
| 281 | /** Return interrupt priority level. |
||
| 282 | * |
||
| 283 | * @return PSR. |
||
| 284 | */ |
||
| 285 | static inline ipl_t interrupts_read(void) |
||
| 286 | { |
||
| 919 | jermar | 287 | return (ipl_t) psr_read(); |
| 432 | jermar | 288 | } |
| 289 | |||
| 746 | jermar | 290 | /** Disable protection key checking. */ |
| 291 | static inline void pk_disable(void) |
||
| 292 | { |
||
| 2082 | decky | 293 | asm volatile ("rsm %0\n" : : "i" (PSR_PK_MASK)); |
| 746 | jermar | 294 | } |
| 295 | |||
| 432 | jermar | 296 | extern void cpu_halt(void); |
| 297 | extern void cpu_sleep(void); |
||
| 1780 | jermar | 298 | extern void asm_delay_loop(uint32_t t); |
| 238 | vana | 299 | |
| 1780 | jermar | 300 | extern void switch_to_userspace(uintptr_t entry, uintptr_t sp, uintptr_t bsp, uintptr_t uspace_uarg, uint64_t ipsr, uint64_t rsc); |
| 919 | jermar | 301 | |
| 173 | jermar | 302 | #endif |
| 1702 | cejka | 303 | |
| 1888 | jermar | 304 | /** @} |
| 1702 | cejka | 305 | */ |