Rev 3902 | Rev 3948 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed
| Rev | Author | Line No. | Line |
|---|---|---|---|
| 173 | jermar | 1 | /* |
| 2071 | jermar | 2 | * Copyright (c) 2005 Jakub Jermar |
| 173 | jermar | 3 | * All rights reserved. |
| 4 | * |
||
| 5 | * Redistribution and use in source and binary forms, with or without |
||
| 6 | * modification, are permitted provided that the following conditions |
||
| 7 | * are met: |
||
| 8 | * |
||
| 9 | * - Redistributions of source code must retain the above copyright |
||
| 10 | * notice, this list of conditions and the following disclaimer. |
||
| 11 | * - Redistributions in binary form must reproduce the above copyright |
||
| 12 | * notice, this list of conditions and the following disclaimer in the |
||
| 13 | * documentation and/or other materials provided with the distribution. |
||
| 14 | * - The name of the author may not be used to endorse or promote products |
||
| 15 | * derived from this software without specific prior written permission. |
||
| 16 | * |
||
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
||
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
||
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
||
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
||
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
||
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
||
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
||
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
||
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
||
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
| 27 | */ |
||
| 28 | |||
| 1888 | jermar | 29 | /** @addtogroup amd64 |
| 1702 | cejka | 30 | * @{ |
| 31 | */ |
||
| 32 | /** @file |
||
| 33 | */ |
||
| 34 | |||
| 1888 | jermar | 35 | #ifndef KERN_amd64_ASM_H_ |
| 36 | #define KERN_amd64_ASM_H_ |
||
| 173 | jermar | 37 | |
| 38 | #include <config.h> |
||
| 39 | |||
| 1780 | jermar | 40 | extern void asm_delay_loop(uint32_t t); |
| 41 | extern void asm_fake_loop(uint32_t t); |
||
| 200 | palkovsky | 42 | |
| 253 | jermar | 43 | /** Return base address of current stack. |
| 44 | * |
||
| 45 | * Return the base address of the current stack. |
||
| 46 | * The stack is assumed to be STACK_SIZE bytes long. |
||
| 47 | * The stack must start on page boundary. |
||
| 48 | */ |
||
| 1780 | jermar | 49 | static inline uintptr_t get_stack_base(void) |
| 173 | jermar | 50 | { |
| 1780 | jermar | 51 | uintptr_t v; |
| 226 | palkovsky | 52 | |
| 2082 | decky | 53 | asm volatile ("andq %%rsp, %0\n" : "=r" (v) : "0" (~((uint64_t)STACK_SIZE-1))); |
| 226 | palkovsky | 54 | |
| 55 | return v; |
||
| 173 | jermar | 56 | } |
| 57 | |||
| 2233 | decky | 58 | static inline void cpu_sleep(void) |
| 59 | { |
||
| 60 | asm volatile ("hlt\n"); |
||
| 2453 | jermar | 61 | } |
| 197 | palkovsky | 62 | |
| 2233 | decky | 63 | static inline void cpu_halt(void) |
| 64 | { |
||
| 65 | asm volatile ("hlt\n"); |
||
| 2453 | jermar | 66 | } |
| 200 | palkovsky | 67 | |
| 2233 | decky | 68 | |
| 625 | palkovsky | 69 | /** Byte from port |
| 70 | * |
||
| 71 | * Get byte from port |
||
| 72 | * |
||
| 73 | * @param port Port to read from |
||
| 74 | * @return Value read |
||
| 75 | */ |
||
| 3929 | jermar | 76 | static inline uint8_t pio_read_8(ioport8_t *port) |
| 2453 | jermar | 77 | { |
| 78 | uint8_t val; |
||
| 200 | palkovsky | 79 | |
| 2453 | jermar | 80 | asm volatile ("inb %w1, %b0 \n" : "=a" (val) : "d" (port)); |
| 81 | return val; |
||
| 82 | } |
||
| 83 | |||
| 625 | palkovsky | 84 | /** Byte to port |
| 85 | * |
||
| 86 | * Output byte to port |
||
| 87 | * |
||
| 88 | * @param port Port to write to |
||
| 89 | * @param val Value to write |
||
| 90 | */ |
||
| 3929 | jermar | 91 | static inline void pio_write_8(ioport8_t *port, uint8_t val) |
| 2453 | jermar | 92 | { |
| 93 | asm volatile ("outb %b0, %w1\n" : : "a" (val), "d" (port)); |
||
| 94 | } |
||
| 200 | palkovsky | 95 | |
| 806 | palkovsky | 96 | /** Swap Hidden part of GS register with visible one */ |
| 2453 | jermar | 97 | static inline void swapgs(void) |
| 98 | { |
||
| 99 | asm volatile("swapgs"); |
||
| 100 | } |
||
| 806 | palkovsky | 101 | |
| 413 | jermar | 102 | /** Enable interrupts. |
| 200 | palkovsky | 103 | * |
| 104 | * Enable interrupts and return previous |
||
| 105 | * value of EFLAGS. |
||
| 413 | jermar | 106 | * |
| 107 | * @return Old interrupt priority level. |
||
| 200 | palkovsky | 108 | */ |
| 413 | jermar | 109 | static inline ipl_t interrupts_enable(void) { |
| 110 | ipl_t v; |
||
| 200 | palkovsky | 111 | __asm__ volatile ( |
| 112 | "pushfq\n" |
||
| 113 | "popq %0\n" |
||
| 114 | "sti\n" |
||
| 115 | : "=r" (v) |
||
| 116 | ); |
||
| 117 | return v; |
||
| 118 | } |
||
| 119 | |||
| 413 | jermar | 120 | /** Disable interrupts. |
| 200 | palkovsky | 121 | * |
| 122 | * Disable interrupts and return previous |
||
| 123 | * value of EFLAGS. |
||
| 413 | jermar | 124 | * |
| 125 | * @return Old interrupt priority level. |
||
| 200 | palkovsky | 126 | */ |
| 413 | jermar | 127 | static inline ipl_t interrupts_disable(void) { |
| 128 | ipl_t v; |
||
| 200 | palkovsky | 129 | __asm__ volatile ( |
| 130 | "pushfq\n" |
||
| 131 | "popq %0\n" |
||
| 132 | "cli\n" |
||
| 133 | : "=r" (v) |
||
| 134 | ); |
||
| 135 | return v; |
||
| 136 | } |
||
| 137 | |||
| 413 | jermar | 138 | /** Restore interrupt priority level. |
| 200 | palkovsky | 139 | * |
| 140 | * Restore EFLAGS. |
||
| 413 | jermar | 141 | * |
| 142 | * @param ipl Saved interrupt priority level. |
||
| 200 | palkovsky | 143 | */ |
| 413 | jermar | 144 | static inline void interrupts_restore(ipl_t ipl) { |
| 200 | palkovsky | 145 | __asm__ volatile ( |
| 146 | "pushq %0\n" |
||
| 147 | "popfq\n" |
||
| 413 | jermar | 148 | : : "r" (ipl) |
| 200 | palkovsky | 149 | ); |
| 150 | } |
||
| 151 | |||
| 413 | jermar | 152 | /** Return interrupt priority level. |
| 206 | palkovsky | 153 | * |
| 154 | * Return EFLAFS. |
||
| 413 | jermar | 155 | * |
| 156 | * @return Current interrupt priority level. |
||
| 206 | palkovsky | 157 | */ |
| 413 | jermar | 158 | static inline ipl_t interrupts_read(void) { |
| 159 | ipl_t v; |
||
| 206 | palkovsky | 160 | __asm__ volatile ( |
| 161 | "pushfq\n" |
||
| 162 | "popq %0\n" |
||
| 163 | : "=r" (v) |
||
| 164 | ); |
||
| 165 | return v; |
||
| 166 | } |
||
| 200 | palkovsky | 167 | |
| 803 | palkovsky | 168 | /** Write to MSR */ |
| 1780 | jermar | 169 | static inline void write_msr(uint32_t msr, uint64_t value) |
| 803 | palkovsky | 170 | { |
| 171 | __asm__ volatile ( |
||
| 172 | "wrmsr;" : : "c" (msr), |
||
| 1780 | jermar | 173 | "a" ((uint32_t)(value)), |
| 174 | "d" ((uint32_t)(value >> 32)) |
||
| 803 | palkovsky | 175 | ); |
| 176 | } |
||
| 219 | palkovsky | 177 | |
| 1780 | jermar | 178 | static inline unative_t read_msr(uint32_t msr) |
| 803 | palkovsky | 179 | { |
| 1780 | jermar | 180 | uint32_t ax, dx; |
| 803 | palkovsky | 181 | |
| 182 | __asm__ volatile ( |
||
| 183 | "rdmsr;" : "=a"(ax), "=d"(dx) : "c" (msr) |
||
| 184 | ); |
||
| 1780 | jermar | 185 | return ((uint64_t)dx << 32) | ax; |
| 803 | palkovsky | 186 | } |
| 187 | |||
| 188 | |||
| 268 | palkovsky | 189 | /** Enable local APIC |
| 190 | * |
||
| 191 | * Enable local APIC in MSR. |
||
| 192 | */ |
||
| 193 | static inline void enable_l_apic_in_msr() |
||
| 194 | { |
||
| 195 | __asm__ volatile ( |
||
| 348 | jermar | 196 | "movl $0x1b, %%ecx\n" |
| 197 | "rdmsr\n" |
||
| 198 | "orl $(1<<11),%%eax\n" |
||
| 199 | "orl $(0xfee00000),%%eax\n" |
||
| 200 | "wrmsr\n" |
||
| 268 | palkovsky | 201 | : |
| 202 | : |
||
| 203 | :"%eax","%ecx","%edx" |
||
| 204 | ); |
||
| 205 | } |
||
| 206 | |||
| 1780 | jermar | 207 | static inline uintptr_t * get_ip() |
| 581 | palkovsky | 208 | { |
| 1780 | jermar | 209 | uintptr_t *ip; |
| 581 | palkovsky | 210 | |
| 211 | __asm__ volatile ( |
||
| 212 | "mov %%rip, %0" |
||
| 213 | : "=r" (ip) |
||
| 214 | ); |
||
| 215 | return ip; |
||
| 216 | } |
||
| 217 | |||
| 597 | jermar | 218 | /** Invalidate TLB Entry. |
| 219 | * |
||
| 220 | * @param addr Address on a page whose TLB entry is to be invalidated. |
||
| 221 | */ |
||
| 1780 | jermar | 222 | static inline void invlpg(uintptr_t addr) |
| 597 | jermar | 223 | { |
| 1780 | jermar | 224 | __asm__ volatile ("invlpg %0\n" :: "m" (*((unative_t *)addr))); |
| 597 | jermar | 225 | } |
| 581 | palkovsky | 226 | |
| 1186 | jermar | 227 | /** Load GDTR register from memory. |
| 228 | * |
||
| 229 | * @param gdtr_reg Address of memory from where to load GDTR. |
||
| 230 | */ |
||
| 231 | static inline void gdtr_load(struct ptr_16_64 *gdtr_reg) |
||
| 232 | { |
||
| 1251 | jermar | 233 | __asm__ volatile ("lgdtq %0\n" : : "m" (*gdtr_reg)); |
| 1186 | jermar | 234 | } |
| 235 | |||
| 236 | /** Store GDTR register to memory. |
||
| 237 | * |
||
| 238 | * @param gdtr_reg Address of memory to where to load GDTR. |
||
| 239 | */ |
||
| 240 | static inline void gdtr_store(struct ptr_16_64 *gdtr_reg) |
||
| 241 | { |
||
| 1251 | jermar | 242 | __asm__ volatile ("sgdtq %0\n" : : "m" (*gdtr_reg)); |
| 1186 | jermar | 243 | } |
| 244 | |||
| 245 | /** Load IDTR register from memory. |
||
| 246 | * |
||
| 247 | * @param idtr_reg Address of memory from where to load IDTR. |
||
| 248 | */ |
||
| 249 | static inline void idtr_load(struct ptr_16_64 *idtr_reg) |
||
| 250 | { |
||
| 1251 | jermar | 251 | __asm__ volatile ("lidtq %0\n" : : "m" (*idtr_reg)); |
| 1186 | jermar | 252 | } |
| 253 | |||
| 254 | /** Load TR from descriptor table. |
||
| 255 | * |
||
| 256 | * @param sel Selector specifying descriptor of TSS segment. |
||
| 257 | */ |
||
| 1780 | jermar | 258 | static inline void tr_load(uint16_t sel) |
| 1186 | jermar | 259 | { |
| 260 | __asm__ volatile ("ltr %0" : : "r" (sel)); |
||
| 261 | } |
||
| 262 | |||
| 1780 | jermar | 263 | #define GEN_READ_REG(reg) static inline unative_t read_ ##reg (void) \ |
| 1072 | palkovsky | 264 | { \ |
| 1780 | jermar | 265 | unative_t res; \ |
| 1072 | palkovsky | 266 | __asm__ volatile ("movq %%" #reg ", %0" : "=r" (res) ); \ |
| 267 | return res; \ |
||
| 268 | } |
||
| 269 | |||
| 1780 | jermar | 270 | #define GEN_WRITE_REG(reg) static inline void write_ ##reg (unative_t regn) \ |
| 1072 | palkovsky | 271 | { \ |
| 272 | __asm__ volatile ("movq %0, %%" #reg : : "r" (regn)); \ |
||
| 273 | } |
||
| 274 | |||
| 2452 | jermar | 275 | GEN_READ_REG(cr0) |
| 276 | GEN_READ_REG(cr2) |
||
| 277 | GEN_READ_REG(cr3) |
||
| 278 | GEN_WRITE_REG(cr3) |
||
| 1072 | palkovsky | 279 | |
| 2452 | jermar | 280 | GEN_READ_REG(dr0) |
| 281 | GEN_READ_REG(dr1) |
||
| 282 | GEN_READ_REG(dr2) |
||
| 283 | GEN_READ_REG(dr3) |
||
| 284 | GEN_READ_REG(dr6) |
||
| 285 | GEN_READ_REG(dr7) |
||
| 1072 | palkovsky | 286 | |
| 2452 | jermar | 287 | GEN_WRITE_REG(dr0) |
| 288 | GEN_WRITE_REG(dr1) |
||
| 289 | GEN_WRITE_REG(dr2) |
||
| 290 | GEN_WRITE_REG(dr3) |
||
| 291 | GEN_WRITE_REG(dr6) |
||
| 292 | GEN_WRITE_REG(dr7) |
||
| 1072 | palkovsky | 293 | |
| 206 | palkovsky | 294 | extern size_t interrupt_handler_size; |
| 295 | extern void interrupt_handlers(void); |
||
| 296 | |||
| 173 | jermar | 297 | #endif |
| 1702 | cejka | 298 | |
| 1888 | jermar | 299 | /** @} |
| 1702 | cejka | 300 | */ |