Rev 2082 | Details | Compare with Previous | Last modification | View Log | RSS feed
| Rev | Author | Line No. | Line |
|---|---|---|---|
| 173 | jermar | 1 | /* |
| 2071 | jermar | 2 | * Copyright (c) 2005 Jakub Jermar |
| 173 | jermar | 3 | * All rights reserved. |
| 4 | * |
||
| 5 | * Redistribution and use in source and binary forms, with or without |
||
| 6 | * modification, are permitted provided that the following conditions |
||
| 7 | * are met: |
||
| 8 | * |
||
| 9 | * - Redistributions of source code must retain the above copyright |
||
| 10 | * notice, this list of conditions and the following disclaimer. |
||
| 11 | * - Redistributions in binary form must reproduce the above copyright |
||
| 12 | * notice, this list of conditions and the following disclaimer in the |
||
| 13 | * documentation and/or other materials provided with the distribution. |
||
| 14 | * - The name of the author may not be used to endorse or promote products |
||
| 15 | * derived from this software without specific prior written permission. |
||
| 16 | * |
||
| 17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
||
| 18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
||
| 19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
||
| 20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
||
| 21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
||
| 22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
||
| 23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
||
| 24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
||
| 25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
||
| 26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
| 27 | */ |
||
| 28 | |||
| 1888 | jermar | 29 | /** @addtogroup ia64 |
| 1702 | cejka | 30 | * @{ |
| 31 | */ |
||
| 32 | /** @file |
||
| 33 | */ |
||
| 34 | |||
| 1888 | jermar | 35 | #ifndef KERN_ia64_ASM_H_ |
| 36 | #define KERN_ia64_ASM_H_ |
||
| 173 | jermar | 37 | |
| 747 | jermar | 38 | #include <config.h> |
| 173 | jermar | 39 | #include <arch/types.h> |
| 432 | jermar | 40 | #include <arch/register.h> |
| 173 | jermar | 41 | |
| 180 | jermar | 42 | /** Return base address of current stack |
| 43 | * |
||
| 44 | * Return the base address of the current stack. |
||
| 45 | * The stack is assumed to be STACK_SIZE long. |
||
| 46 | * The stack must start on page boundary. |
||
| 47 | */ |
||
| 1780 | jermar | 48 | static inline uintptr_t get_stack_base(void) |
| 173 | jermar | 49 | { |
| 1780 | jermar | 50 | uint64_t v; |
| 180 | jermar | 51 | |
| 2082 | decky | 52 | asm volatile ("and %0 = %1, r12" : "=r" (v) : "r" (~(STACK_SIZE-1))); |
| 180 | jermar | 53 | |
| 54 | return v; |
||
| 173 | jermar | 55 | } |
| 56 | |||
| 919 | jermar | 57 | /** Return Processor State Register. |
| 58 | * |
||
| 59 | * @return PSR. |
||
| 60 | */ |
||
| 1780 | jermar | 61 | static inline uint64_t psr_read(void) |
| 919 | jermar | 62 | { |
| 1780 | jermar | 63 | uint64_t v; |
| 919 | jermar | 64 | |
| 2082 | decky | 65 | asm volatile ("mov %0 = psr\n" : "=r" (v)); |
| 919 | jermar | 66 | |
| 67 | return v; |
||
| 68 | } |
||
| 69 | |||
| 470 | jermar | 70 | /** Read IVA (Interruption Vector Address). |
| 71 | * |
||
| 72 | * @return Return location of interruption vector table. |
||
| 73 | */ |
||
| 1780 | jermar | 74 | static inline uint64_t iva_read(void) |
| 470 | jermar | 75 | { |
| 1780 | jermar | 76 | uint64_t v; |
| 470 | jermar | 77 | |
| 2082 | decky | 78 | asm volatile ("mov %0 = cr.iva\n" : "=r" (v)); |
| 470 | jermar | 79 | |
| 80 | return v; |
||
| 81 | } |
||
| 82 | |||
| 83 | /** Write IVA (Interruption Vector Address) register. |
||
| 84 | * |
||
| 1708 | jermar | 85 | * @param v New location of interruption vector table. |
| 470 | jermar | 86 | */ |
| 1780 | jermar | 87 | static inline void iva_write(uint64_t v) |
| 470 | jermar | 88 | { |
| 2082 | decky | 89 | asm volatile ("mov cr.iva = %0\n" : : "r" (v)); |
| 470 | jermar | 90 | } |
| 91 | |||
| 92 | |||
| 432 | jermar | 93 | /** Read IVR (External Interrupt Vector Register). |
| 431 | jermar | 94 | * |
| 95 | * @return Highest priority, pending, unmasked external interrupt vector. |
||
| 96 | */ |
||
| 1780 | jermar | 97 | static inline uint64_t ivr_read(void) |
| 431 | jermar | 98 | { |
| 1780 | jermar | 99 | uint64_t v; |
| 431 | jermar | 100 | |
| 2082 | decky | 101 | asm volatile ("mov %0 = cr.ivr\n" : "=r" (v)); |
| 431 | jermar | 102 | |
| 432 | jermar | 103 | return v; |
| 431 | jermar | 104 | } |
| 195 | vana | 105 | |
| 432 | jermar | 106 | /** Write ITC (Interval Timer Counter) register. |
| 107 | * |
||
| 1708 | jermar | 108 | * @param v New counter value. |
| 432 | jermar | 109 | */ |
| 1780 | jermar | 110 | static inline void itc_write(uint64_t v) |
| 432 | jermar | 111 | { |
| 2082 | decky | 112 | asm volatile ("mov ar.itc = %0\n" : : "r" (v)); |
| 432 | jermar | 113 | } |
| 431 | jermar | 114 | |
| 432 | jermar | 115 | /** Read ITC (Interval Timer Counter) register. |
| 116 | * |
||
| 117 | * @return Current counter value. |
||
| 118 | */ |
||
| 1780 | jermar | 119 | static inline uint64_t itc_read(void) |
| 432 | jermar | 120 | { |
| 1780 | jermar | 121 | uint64_t v; |
| 432 | jermar | 122 | |
| 2082 | decky | 123 | asm volatile ("mov %0 = ar.itc\n" : "=r" (v)); |
| 432 | jermar | 124 | |
| 125 | return v; |
||
| 126 | } |
||
| 195 | vana | 127 | |
| 432 | jermar | 128 | /** Write ITM (Interval Timer Match) register. |
| 129 | * |
||
| 1708 | jermar | 130 | * @param v New match value. |
| 432 | jermar | 131 | */ |
| 1780 | jermar | 132 | static inline void itm_write(uint64_t v) |
| 432 | jermar | 133 | { |
| 2082 | decky | 134 | asm volatile ("mov cr.itm = %0\n" : : "r" (v)); |
| 432 | jermar | 135 | } |
| 195 | vana | 136 | |
| 1488 | vana | 137 | /** Read ITM (Interval Timer Match) register. |
| 138 | * |
||
| 139 | * @return Match value. |
||
| 140 | */ |
||
| 1780 | jermar | 141 | static inline uint64_t itm_read(void) |
| 1488 | vana | 142 | { |
| 1780 | jermar | 143 | uint64_t v; |
| 1488 | vana | 144 | |
| 2082 | decky | 145 | asm volatile ("mov %0 = cr.itm\n" : "=r" (v)); |
| 1488 | vana | 146 | |
| 147 | return v; |
||
| 148 | } |
||
| 149 | |||
| 433 | jermar | 150 | /** Read ITV (Interval Timer Vector) register. |
| 151 | * |
||
| 152 | * @return Current vector and mask bit. |
||
| 153 | */ |
||
| 1780 | jermar | 154 | static inline uint64_t itv_read(void) |
| 433 | jermar | 155 | { |
| 1780 | jermar | 156 | uint64_t v; |
| 433 | jermar | 157 | |
| 2082 | decky | 158 | asm volatile ("mov %0 = cr.itv\n" : "=r" (v)); |
| 433 | jermar | 159 | |
| 160 | return v; |
||
| 161 | } |
||
| 162 | |||
| 432 | jermar | 163 | /** Write ITV (Interval Timer Vector) register. |
| 164 | * |
||
| 1708 | jermar | 165 | * @param v New vector and mask bit. |
| 432 | jermar | 166 | */ |
| 1780 | jermar | 167 | static inline void itv_write(uint64_t v) |
| 432 | jermar | 168 | { |
| 2082 | decky | 169 | asm volatile ("mov cr.itv = %0\n" : : "r" (v)); |
| 432 | jermar | 170 | } |
| 238 | vana | 171 | |
| 432 | jermar | 172 | /** Write EOI (End Of Interrupt) register. |
| 173 | * |
||
| 1708 | jermar | 174 | * @param v This value is ignored. |
| 432 | jermar | 175 | */ |
| 1780 | jermar | 176 | static inline void eoi_write(uint64_t v) |
| 432 | jermar | 177 | { |
| 2082 | decky | 178 | asm volatile ("mov cr.eoi = %0\n" : : "r" (v)); |
| 432 | jermar | 179 | } |
| 180 | |||
| 181 | /** Read TPR (Task Priority Register). |
||
| 182 | * |
||
| 183 | * @return Current value of TPR. |
||
| 184 | */ |
||
| 1780 | jermar | 185 | static inline uint64_t tpr_read(void) |
| 432 | jermar | 186 | { |
| 1780 | jermar | 187 | uint64_t v; |
| 432 | jermar | 188 | |
| 2082 | decky | 189 | asm volatile ("mov %0 = cr.tpr\n" : "=r" (v)); |
| 432 | jermar | 190 | |
| 191 | return v; |
||
| 192 | } |
||
| 193 | |||
| 194 | /** Write TPR (Task Priority Register). |
||
| 195 | * |
||
| 1708 | jermar | 196 | * @param v New value of TPR. |
| 432 | jermar | 197 | */ |
| 1780 | jermar | 198 | static inline void tpr_write(uint64_t v) |
| 432 | jermar | 199 | { |
| 2082 | decky | 200 | asm volatile ("mov cr.tpr = %0\n" : : "r" (v)); |
| 432 | jermar | 201 | } |
| 202 | |||
| 203 | /** Disable interrupts. |
||
| 204 | * |
||
| 205 | * Disable interrupts and return previous |
||
| 206 | * value of PSR. |
||
| 207 | * |
||
| 208 | * @return Old interrupt priority level. |
||
| 209 | */ |
||
| 210 | static ipl_t interrupts_disable(void) |
||
| 211 | { |
||
| 1780 | jermar | 212 | uint64_t v; |
| 432 | jermar | 213 | |
| 2082 | decky | 214 | asm volatile ( |
| 432 | jermar | 215 | "mov %0 = psr\n" |
| 216 | "rsm %1\n" |
||
| 217 | : "=r" (v) |
||
| 218 | : "i" (PSR_I_MASK) |
||
| 219 | ); |
||
| 220 | |||
| 221 | return (ipl_t) v; |
||
| 222 | } |
||
| 223 | |||
| 224 | /** Enable interrupts. |
||
| 225 | * |
||
| 226 | * Enable interrupts and return previous |
||
| 227 | * value of PSR. |
||
| 228 | * |
||
| 229 | * @return Old interrupt priority level. |
||
| 230 | */ |
||
| 231 | static ipl_t interrupts_enable(void) |
||
| 232 | { |
||
| 1780 | jermar | 233 | uint64_t v; |
| 432 | jermar | 234 | |
| 2082 | decky | 235 | asm volatile ( |
| 432 | jermar | 236 | "mov %0 = psr\n" |
| 237 | "ssm %1\n" |
||
| 238 | ";;\n" |
||
| 239 | "srlz.d\n" |
||
| 240 | : "=r" (v) |
||
| 241 | : "i" (PSR_I_MASK) |
||
| 242 | ); |
||
| 243 | |||
| 244 | return (ipl_t) v; |
||
| 245 | } |
||
| 246 | |||
| 247 | /** Restore interrupt priority level. |
||
| 248 | * |
||
| 249 | * Restore PSR. |
||
| 250 | * |
||
| 251 | * @param ipl Saved interrupt priority level. |
||
| 252 | */ |
||
| 253 | static inline void interrupts_restore(ipl_t ipl) |
||
| 254 | { |
||
| 472 | jermar | 255 | if (ipl & PSR_I_MASK) |
| 256 | (void) interrupts_enable(); |
||
| 257 | else |
||
| 258 | (void) interrupts_disable(); |
||
| 432 | jermar | 259 | } |
| 260 | |||
| 261 | /** Return interrupt priority level. |
||
| 262 | * |
||
| 263 | * @return PSR. |
||
| 264 | */ |
||
| 265 | static inline ipl_t interrupts_read(void) |
||
| 266 | { |
||
| 919 | jermar | 267 | return (ipl_t) psr_read(); |
| 432 | jermar | 268 | } |
| 269 | |||
| 746 | jermar | 270 | /** Disable protection key checking. */ |
| 271 | static inline void pk_disable(void) |
||
| 272 | { |
||
| 2082 | decky | 273 | asm volatile ("rsm %0\n" : : "i" (PSR_PK_MASK)); |
| 746 | jermar | 274 | } |
| 275 | |||
| 432 | jermar | 276 | extern void cpu_halt(void); |
| 277 | extern void cpu_sleep(void); |
||
| 1780 | jermar | 278 | extern void asm_delay_loop(uint32_t t); |
| 238 | vana | 279 | |
| 1780 | jermar | 280 | extern void switch_to_userspace(uintptr_t entry, uintptr_t sp, uintptr_t bsp, uintptr_t uspace_uarg, uint64_t ipsr, uint64_t rsc); |
| 919 | jermar | 281 | |
| 173 | jermar | 282 | #endif |
| 1702 | cejka | 283 | |
| 1888 | jermar | 284 | /** @} |
| 1702 | cejka | 285 | */ |