Rev 2282 | Rev 2286 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed
Rev | Author | Line No. | Line |
---|---|---|---|
2235 | stepan | 1 | /* |
2179 | stepan | 2 | * Copyright (c) 2007 Petr Stepan |
3 | * All rights reserved. |
||
4 | * |
||
5 | * Redistribution and use in source and binary forms, with or without |
||
6 | * modification, are permitted provided that the following conditions |
||
7 | * are met: |
||
8 | * |
||
9 | * - Redistributions of source code must retain the above copyright |
||
10 | * notice, this list of conditions and the following disclaimer. |
||
11 | * - Redistributions in binary form must reproduce the above copyright |
||
12 | * notice, this list of conditions and the following disclaimer in the |
||
13 | * documentation and/or other materials provided with the distribution. |
||
14 | * - The name of the author may not be used to endorse or promote products |
||
15 | * derived from this software without specific prior written permission. |
||
16 | * |
||
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
||
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
||
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
||
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
||
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
||
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
||
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
||
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
||
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
||
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
27 | */ |
||
28 | |||
29 | /** @addtogroup arm32 |
||
30 | * @{ |
||
31 | */ |
||
32 | /** @file |
||
33 | @brief Exception handlers and exception initialization routines. |
||
34 | */ |
||
35 | |||
36 | #include <arch/exception.h> |
||
2264 | kebrt | 37 | #include <arch/debug_print/print.h> |
2179 | stepan | 38 | #include <arch/memstr.h> |
2235 | stepan | 39 | #include <arch/regutils.h> |
40 | #include <interrupt.h> |
||
2245 | stepan | 41 | #include <arch/drivers/gxemul.h> |
2282 | jancik | 42 | #include <arch/mm/page_fault.h> |
2284 | stepan | 43 | #include <print.h> |
2179 | stepan | 44 | |
45 | #define PREFETCH_OFFSET 0x8 |
||
46 | #define BRANCH_OPCODE 0xea000000 |
||
2235 | stepan | 47 | #define LDR_OPCODE 0xe59ff000 |
2179 | stepan | 48 | #define VALID_BRANCH_MASK 0xff000000 |
2235 | stepan | 49 | #define EXC_VECTORS_SIZE 0x20 |
50 | #define EXC_VECTORS 0x8 |
||
2179 | stepan | 51 | |
2284 | stepan | 52 | extern uintptr_t supervisor_sp; |
53 | extern uintptr_t exc_stack; |
||
2235 | stepan | 54 | |
2284 | stepan | 55 | inline static void setup_stack_and_save_regs() |
56 | { |
||
57 | asm volatile( "ldr r13, =exc_stack \n\ |
||
58 | stmfd r13!, {r0} \n\ |
||
59 | mrs r0, spsr \n\ |
||
60 | and r0, r0, #0x1f \n\ |
||
61 | cmp r0, #0x10 \n\ |
||
62 | bne 1f \n\ |
||
63 | \n\ |
||
64 | @prev mode was usermode \n\ |
||
65 | ldmfd r13!, {r0} \n\ |
||
66 | ldr r13, =supervisor_sp \n\ |
||
67 | stmfd r13!, {r0-r12, r13, lr} \n\ |
||
68 | stmfd r13!, {r13, lr}^ \n\ |
||
69 | mrs r0, spsr \n\ |
||
70 | stmfd r13!, {r0} \n\ |
||
71 | b 2f \n\ |
||
72 | \n\ |
||
73 | @prev mode was not usermode \n\ |
||
74 | 1: \n\ |
||
75 | stmfd r13!, {r1, r2, r3} \n\ |
||
76 | mrs r1, cpsr \n\ |
||
77 | mov r2, lr \n\ |
||
78 | bic r1, r1, #0x1f \n\ |
||
79 | orr r1, r1, r0 \n\ |
||
80 | mrs r0, cpsr \n\ |
||
81 | msr cpsr_c, r1 \n\ |
||
82 | \n\ |
||
83 | mov r3, r13 \n\ |
||
84 | stmfd r13!, {r2} \n\ |
||
85 | stmfd r13!, {r3} \n\ |
||
86 | stmfd r13!, {r4-r12} \n\ |
||
87 | mov r2, lr \n\ |
||
88 | mov r1, r13 \n\ |
||
89 | msr cpsr_c, r0 \n\ |
||
90 | \n\ |
||
91 | ldmfd r13!, {r4, r5, r6, r7} \n\ |
||
92 | stmfd r1!, {r4, r5, r6} \n\ |
||
93 | stmfd r1!, {r7} \n\ |
||
94 | stmfd r1!, {r2} \n\ |
||
95 | stmfd r1!, {r3} \n\ |
||
96 | mrs r0, spsr \n\ |
||
97 | stmfd r1!, {r0} \n\ |
||
98 | mov r13, r1 \n\ |
||
99 | 2:" |
||
100 | ); |
||
101 | } |
||
102 | |||
103 | |||
104 | inline static void load_regs() |
||
105 | { |
||
106 | asm volatile( "ldmfd r13!, {r0} \n\ |
||
107 | msr spsr, r0 \n\ |
||
108 | and r0, r0, #0x1f \n\ |
||
109 | cmp r0, #0x10 \n\ |
||
110 | bne 3f \n\ |
||
111 | \n\ |
||
112 | @return to user mode \n\ |
||
113 | ldmfd r13!, {r13, lr}^ \n\ |
||
114 | b 4f \n\ |
||
115 | \n\ |
||
116 | @return to non-user mode \n\ |
||
117 | 3: \n\ |
||
118 | ldmfd r13!, {r1, r2} \n\ |
||
119 | mrs r3, cpsr \n\ |
||
120 | bic r3, r3, #0x1f \n\ |
||
121 | orr r3, r3, r0 \n\ |
||
122 | mrs r0, cpsr \n\ |
||
123 | msr cpsr_c, r3 \n\ |
||
124 | \n\ |
||
125 | mov r13, r1 \n\ |
||
126 | mov lr, r2 \n\ |
||
127 | msr cpsr_c, r0 \n\ |
||
128 | \n\ |
||
129 | @actual return \n\ |
||
130 | 4: \n\ |
||
131 | ldmfd r13!, {r0-r12, r13, pc}^" |
||
132 | ); |
||
133 | } |
||
134 | |||
135 | |||
2235 | stepan | 136 | #define SAVE_REGS_TO_STACK \ |
2284 | stepan | 137 | asm("stmfd r13!, {r0-r12, r13, lr}"); \ |
2235 | stepan | 138 | asm("mrs r14, spsr"); \ |
2284 | stepan | 139 | asm("stmfd r13!, {r14}"); |
2235 | stepan | 140 | |
2284 | stepan | 141 | |
142 | |||
2235 | stepan | 143 | #define CALL_EXC_DISPATCH(exception) \ |
144 | asm("mov r0, %0" : : "i" (exception)); \ |
||
2284 | stepan | 145 | asm("mov r1, r13"); \ |
2235 | stepan | 146 | asm("bl exc_dispatch"); |
147 | |||
2284 | stepan | 148 | |
2235 | stepan | 149 | /**Loads registers from the stack and resets SPSR before exitting exception |
150 | * handler. |
||
151 | */ |
||
152 | #define LOAD_REGS_FROM_STACK \ |
||
2284 | stepan | 153 | asm("ldmfd r13!, {r14}"); \ |
2235 | stepan | 154 | asm("msr spsr, r14"); \ |
2284 | stepan | 155 | asm("ldmfd r13!, {r0-r12, r13, pc}^"); |
156 | |||
157 | |||
2179 | stepan | 158 | |
2235 | stepan | 159 | /** General exception handler. |
160 | * Stores registers, dispatches the exception, |
||
161 | * and finally restores registers and returns from exception processing. |
||
162 | */ |
||
2284 | stepan | 163 | |
2235 | stepan | 164 | #define PROCESS_EXCEPTION(exception) \ |
2284 | stepan | 165 | setup_stack_and_save_regs(); \ |
2235 | stepan | 166 | CALL_EXC_DISPATCH(exception) \ |
2284 | stepan | 167 | load_regs(); |
2235 | stepan | 168 | |
2284 | stepan | 169 | /* #define PROCESS_EXCEPTION(exception) \ |
170 | SAVE_REGS_TO_STACK \ |
||
171 | CALL_EXC_DISPATCH(exception) \ |
||
172 | LOAD_REGS_FROM_STACK*/ |
||
173 | |||
2235 | stepan | 174 | /** Updates specified exception vector to jump to given handler. |
175 | * Addresses of handlers are stored in memory following exception vectors. |
||
176 | */ |
||
177 | static void install_handler (unsigned handler_addr, unsigned* vector) |
||
178 | { |
||
179 | /* relative address (related to exc. vector) of the word |
||
180 | * where handler's address is stored |
||
181 | */ |
||
182 | volatile uint32_t handler_address_ptr = EXC_VECTORS_SIZE - PREFETCH_OFFSET; |
||
2179 | stepan | 183 | |
2235 | stepan | 184 | /* make it LDR instruction and store at exception vector */ |
185 | *vector = handler_address_ptr | LDR_OPCODE; |
||
2179 | stepan | 186 | |
2235 | stepan | 187 | /* store handler's address */ |
188 | *(vector + EXC_VECTORS) = handler_addr; |
||
2284 | stepan | 189 | |
2179 | stepan | 190 | } |
191 | |||
2284 | stepan | 192 | |
2235 | stepan | 193 | static void reset_exception_entry() |
194 | { |
||
195 | PROCESS_EXCEPTION(EXC_RESET); |
||
2179 | stepan | 196 | } |
197 | |||
2235 | stepan | 198 | /** Low-level Software Interrupt Exception handler */ |
199 | static void swi_exception_entry() |
||
200 | { |
||
201 | PROCESS_EXCEPTION(EXC_SWI); |
||
2179 | stepan | 202 | } |
203 | |||
2235 | stepan | 204 | /** Low-level Undefined Instruction Exception handler */ |
205 | static void undef_instr_exception_entry() |
||
206 | { |
||
207 | PROCESS_EXCEPTION(EXC_UNDEF_INSTR); |
||
208 | } |
||
209 | |||
210 | /** Low-level Fast Interrupt Exception handler */ |
||
211 | static void fiq_exception_entry() |
||
212 | { |
||
213 | PROCESS_EXCEPTION(EXC_FIQ); |
||
214 | } |
||
215 | |||
216 | /** Low-level Prefetch Abort Exception handler */ |
||
217 | static void prefetch_abort_exception_entry() |
||
218 | { |
||
219 | asm("sub lr, lr, #4"); |
||
220 | PROCESS_EXCEPTION(EXC_PREFETCH_ABORT); |
||
221 | } |
||
222 | |||
223 | /** Low-level Data Abort Exception handler */ |
||
224 | static void data_abort_exception_entry() |
||
225 | { |
||
226 | asm("sub lr, lr, #8"); |
||
227 | PROCESS_EXCEPTION(EXC_DATA_ABORT); |
||
228 | } |
||
229 | |||
230 | |||
231 | /** Low-level Interrupt Exception handler */ |
||
232 | static void irq_exception_entry() |
||
233 | { |
||
234 | asm("sub lr, lr, #4"); |
||
2284 | stepan | 235 | // SAVE_REGS_TO_STACK |
236 | // CALL_EXC_DISPATCH(EXC_IRQ) |
||
237 | // LOAD_REGS_FROM_STACK; |
||
2235 | stepan | 238 | PROCESS_EXCEPTION(EXC_IRQ); |
239 | } |
||
240 | |||
2284 | stepan | 241 | // static void prefetch_abort_exception(int exc_no, istate_t* istate) |
242 | // { |
||
243 | // dputs("(PREFETCH|DATA) ABORT exception caught, not processed.\n"); |
||
244 | // } |
||
2235 | stepan | 245 | |
2284 | stepan | 246 | static void swi_exception(int exc_no, istate_t* istate) |
247 | { |
||
248 | dprintf("\nIstate dump:\n"); |
||
249 | dprintf(" r0:%X r1:%X r2:%X r3:%X\n", istate->r0, istate->r1, istate->r2, istate->r3); |
||
250 | dprintf(" r4:%X r5:%X r6:%X r7:%X\n", istate->r4, istate->r5, istate->r6, istate->r7); |
||
251 | dprintf(" r8:%X r9:%X r10:%X r11:%X\n", istate->r8, istate->r9, istate->r10, istate->r11); |
||
252 | dprintf(" r12:%X r13:%X lr:%X spsr:%X\n", istate->r12, istate->sp, istate->lr, istate->spsr); |
||
253 | dprintf(" prev_lr:%X prev_sp:%X\n", istate->prev_lr, istate->prev_sp); |
||
254 | } |
||
255 | |||
2235 | stepan | 256 | /** Interrupt Exception handler. |
257 | * Determines the sources of interrupt, and calls their handlers. |
||
258 | */ |
||
259 | static void irq_exception(int exc_no, istate_t* istate) |
||
260 | { |
||
2274 | kebrt | 261 | // TODO: move somewhere to gxemul.c and use machine_irq_exception (or some similar |
262 | // name) to avoid using MACHINE == MACHINE_GXEMUL_TESTARM |
||
2263 | kebrt | 263 | #if MACHINE == MACHINE_GXEMUL_TESTARM |
2245 | stepan | 264 | uint32_t sources = gxemul_irqc_get_sources(); |
2235 | stepan | 265 | int i = 0; |
2245 | stepan | 266 | for (; i < GXEMUL_IRQC_MAX_IRQ; i++) { |
2235 | stepan | 267 | if (sources & (1 << i)) { |
2245 | stepan | 268 | irq_t *irq = irq_dispatch_and_lock(i); |
269 | if (irq) { |
||
270 | /* The IRQ handler was found. */ |
||
271 | irq->handler(irq, irq->arg); |
||
272 | spinlock_unlock(&irq->lock); |
||
273 | } else { |
||
274 | /* Spurious interrupt.*/ |
||
2264 | kebrt | 275 | dprintf("cpu%d: spurious interrupt (inum=%d)\n", CPU->id, i); |
2245 | stepan | 276 | } |
277 | } |
||
278 | } |
||
2263 | kebrt | 279 | #endif |
2245 | stepan | 280 | /* TODO remove after testing the above code |
2235 | stepan | 281 | noirq = 0; |
282 | if (i == CONSOLE_IRQ) { |
||
283 | char readchar = *(char*)0x10000000; |
||
284 | if (readchar == 0) { |
||
285 | aux_puts("?"); |
||
286 | } |
||
287 | else { |
||
2264 | kebrt | 288 | dprintf("%c", readchar); |
2235 | stepan | 289 | } |
290 | |||
291 | } |
||
292 | else if (i == TIMER_IRQ) { |
||
2264 | kebrt | 293 | dprintf("\n.\n"); |
2245 | stepan | 294 | //acknowledge |
2235 | stepan | 295 | *(uint32_t*)0x15000110 = 0; |
296 | } |
||
297 | } |
||
298 | } |
||
299 | |||
300 | if (noirq) |
||
2245 | stepan | 301 | aux_puts("IRQ exception without source\n");*/ |
2235 | stepan | 302 | } |
303 | |||
2179 | stepan | 304 | /** Fills exception vectors with appropriate exception handlers. |
305 | */ |
||
2235 | stepan | 306 | void install_exception_handlers(void) |
307 | { |
||
308 | install_handler((unsigned)reset_exception_entry, |
||
309 | (unsigned*)EXC_RESET_VEC); |
||
310 | |||
311 | install_handler((unsigned)undef_instr_exception_entry, |
||
312 | (unsigned*)EXC_UNDEF_INSTR_VEC); |
||
313 | |||
314 | install_handler((unsigned)swi_exception_entry, |
||
315 | (unsigned*)EXC_SWI_VEC); |
||
316 | |||
317 | install_handler((unsigned)prefetch_abort_exception_entry, |
||
318 | (unsigned*)EXC_PREFETCH_ABORT_VEC); |
||
319 | |||
320 | install_handler((unsigned)data_abort_exception_entry, |
||
321 | (unsigned*)EXC_DATA_ABORT_VEC); |
||
322 | |||
2284 | stepan | 323 | install_handler((unsigned)irq_exception_entry, |
2235 | stepan | 324 | (unsigned*)EXC_IRQ_VEC); |
325 | |||
326 | install_handler((unsigned)fiq_exception_entry, |
||
327 | (unsigned*)EXC_FIQ_VEC); |
||
2179 | stepan | 328 | } |
329 | |||
2284 | stepan | 330 | #ifdef HIGH_EXCEPTION_VECTORS |
2262 | stepan | 331 | /** Activates using high exception vectors addresses. */ |
332 | static void high_vectors() |
||
333 | { |
||
334 | uint32_t control_reg; |
||
335 | |||
336 | asm volatile( "mrc p15, 0, %0, c1, c1": "=r" (control_reg)); |
||
337 | |||
338 | //switch on the high vectors bit |
||
339 | control_reg |= CP15_R1_HIGH_VECTORS_BIT; |
||
340 | |||
341 | asm volatile( "mcr p15, 0, %0, c1, c1" : : "r" (control_reg)); |
||
342 | } |
||
2284 | stepan | 343 | #endif |
2262 | stepan | 344 | |
2245 | stepan | 345 | /** Initializes exception handling. |
346 | * |
||
347 | * Installs low-level exception handlers and then registers |
||
348 | * exceptions and their handlers to kernel exception dispatcher. |
||
349 | */ |
||
2235 | stepan | 350 | void exception_init(void) |
351 | { |
||
2262 | stepan | 352 | #ifdef HIGH_EXCEPTION_VECTORS |
353 | high_vectors(); |
||
354 | #endif |
||
2245 | stepan | 355 | install_exception_handlers(); |
356 | |||
2235 | stepan | 357 | exc_register(EXC_IRQ, "interrupt", (iroutine) irq_exception); |
2277 | jancik | 358 | exc_register(EXC_PREFETCH_ABORT, "prefetch abort", (iroutine) prefetch_abort); |
359 | exc_register(EXC_DATA_ABORT, "data abort", (iroutine) data_abort); |
||
2284 | stepan | 360 | exc_register(EXC_SWI, "software interrupt", (iroutine) swi_exception); |
361 | /* TODO add next */ |
||
2179 | stepan | 362 | } |
363 | |||
2284 | stepan | 364 | /** Sets stack pointers in all supported exception modes. |
365 | * |
||
366 | * @param stack_ptr stack pointer |
||
367 | */ |
||
2235 | stepan | 368 | void setup_exception_stacks() |
369 | { |
||
2284 | stepan | 370 | /* switch to particular mode and set "r13" there */ |
2262 | stepan | 371 | |
2284 | stepan | 372 | uint32_t cspr = current_status_reg_read(); |
2262 | stepan | 373 | |
2284 | stepan | 374 | /* IRQ stack */ |
375 | current_status_reg_control_write( |
||
376 | (cspr & ~STATUS_REG_MODE_MASK) | IRQ_MODE |
||
377 | ); |
||
378 | asm("ldr r13, =exc_stack"); |
||
2262 | stepan | 379 | |
2284 | stepan | 380 | /* abort stack */ |
381 | current_status_reg_control_write( |
||
382 | (cspr & ~STATUS_REG_MODE_MASK) | ABORT_MODE |
||
383 | ); |
||
384 | asm("ldr r13, =exc_stack"); |
||
2262 | stepan | 385 | |
2284 | stepan | 386 | /* TODO if you want to test other exceptions than IRQ, |
387 | make stack analogous to irq_stack (in start.S), |
||
388 | and then set stack pointer here */ |
||
2262 | stepan | 389 | |
2284 | stepan | 390 | current_status_reg_control_write( cspr); |
2262 | stepan | 391 | |
2235 | stepan | 392 | } |
393 | |||
2179 | stepan | 394 | /** @} |
395 | */ |