Subversion Repositories HelenOS

Rev

Rev 2304 | Rev 2326 | Go to most recent revision | Blame | Compare with Previous | Last modification | View Log | Download | RSS feed

  1. /*
  2.  * Copyright (c) 2007 Pavel Jancik, Michal Kebrt
  3.  * All rights reserved.
  4.  *
  5.  * Redistribution and use in source and binary forms, with or without
  6.  * modification, are permitted provided that the following conditions
  7.  * are met:
  8.  *
  9.  * - Redistributions of source code must retain the above copyright
  10.  *   notice, this list of conditions and the following disclaimer.
  11.  * - Redistributions in binary form must reproduce the above copyright
  12.  *   notice, this list of conditions and the following disclaimer in the
  13.  *   documentation and/or other materials provided with the distribution.
  14.  * - The name of the author may not be used to endorse or promote products
  15.  *   derived from this software without specific prior written permission.
  16.  *
  17.  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  18.  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  19.  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  20.  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21.  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22.  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  23.  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  24.  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25.  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26.  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27.  */
  28.  
  29. /** @addtogroup arm32mm
  30.  * @{
  31.  */
  32. /** @file
  33.  */
  34. #include <panic.h>
  35. #include <arch/exception.h>
  36. #include <arch/debug_print/print.h>
  37. #include <arch/mm/page_fault.h>
  38. #include <mm/as.h>
  39. #include <genarch/mm/page_pt.h>
  40. #include <arch.h>
  41. #include <interrupt.h>
  42.  
  43.  
  44. /** Returns value stored in fault status register.
  45.  *
  46.  *  \return Value stored in CP15 fault status register (FSR).
  47.  */
  48. static inline fault_status_t read_fault_status_register(void)
  49. {
  50.     fault_status_union_t fsu;
  51.  
  52.     // fault adress is stored in CP15 register 5
  53.     asm volatile (
  54.         "mrc p15, 0, %0, c5, c0, 0"
  55.         : "=r"(fsu.dummy)
  56.     );
  57.     return fsu.fs;
  58. }
  59.  
  60.  
  61. /** Returns FAR (fault address register) content.
  62.  *
  63.  *  \return FAR (fault address register) content (address that caused a page fault)
  64.  */
  65. static inline uintptr_t read_fault_address_register(void)
  66. {
  67.     uintptr_t ret;
  68.    
  69.     // fault adress is stored in CP15 register 6
  70.     asm volatile (
  71.         "mrc p15, 0, %0, c6, c0, 0"
  72.         : "=r"(ret)
  73.     );
  74.     return ret;
  75. }
  76.  
  77.  
  78. /** Decides whether the instructions is load/store or not.
  79.  *
  80.  * \param instr Instruction
  81.  *
  82.  * \return true when instruction is load/store, false otherwise
  83.  */
  84. static inline bool is_load_store_instruction(instruction_t instr)
  85. {
  86.     // load store immediate offset
  87.     if (instr.type == 0x2) {
  88.         return true;
  89.     }
  90.  
  91.     // load store register offset
  92.     if (instr.type == 0x3 && instr.bit4 == 0) {
  93.         return true;
  94.     }
  95.  
  96.     // load store multiple
  97.     if (instr.type == 0x4) {
  98.         return true;
  99.     }
  100.  
  101.     // coprocessor load/store
  102.     if (instr.type == 0x6) {
  103.         return true;
  104.     }
  105.  
  106.     return false;
  107. }
  108.  
  109.  
  110. /** Decides whether the instructions is swap or not.
  111.  *
  112.  * \param instr Instruction
  113.  *
  114.  * \return true when instruction is swap, false otherwise
  115.  */
  116. static inline bool is_swap_instruction(instruction_t instr)
  117. {
  118.     // swap, swapb instruction
  119.     if (instr.type == 0x0 &&
  120.         (instr.opcode == 0x8 || instr.opcode == 0xa) &&
  121.         instr.access == 0x0 && instr.bits567 == 0x4 && instr.bit4 == 1) {
  122.         return true;
  123.     }
  124.  
  125.     return false;
  126. }
  127.  
  128.  
  129. /** Decides whether read or write into memory is requested.
  130.  *
  131.  * \param instr_addr   Address of instruction which tries to access memory
  132.  * \param badvaddr     Virtual address the instruction tries to access
  133.  *
  134.  * \return Type of access into memmory
  135.  * \note   Returns #PF_ACESS_EXEC if no memory access is requested
  136.  */
  137. static pf_access_t get_memory_access_type(uint32_t instr_addr, uintptr_t badvaddr)
  138. {  
  139.     instruction_union_t instr_union;
  140.     instr_union.pc = instr_addr;
  141.  
  142.     instruction_t instr = *(instr_union.instr);
  143.  
  144.     // undefined instructions
  145.     if (instr.condition == 0xf) {
  146.         panic("page_fault - instruction not access memmory (instr_code: %x, badvaddr:%x)",
  147.             instr, badvaddr);
  148.         return PF_ACCESS_EXEC;
  149.     }
  150.  
  151.     // load store instructions
  152.     if (is_load_store_instruction(instr)) {
  153.         if (instr.access == 1) {
  154.             return PF_ACCESS_READ;
  155.         } else {
  156.             return PF_ACCESS_WRITE;
  157.         }
  158.     }
  159.  
  160.     // swap, swpb instruction
  161.     if (is_swap_instruction(instr)) {
  162.         /* Swap instructions make read and write in one step.
  163.          * Type of access that caused exception have to page tables
  164.          *  and access rights.
  165.          */
  166.        
  167.         pte_level1_t* pte = (pte_level1_t*)
  168.         pt_mapping_operations.mapping_find(AS, badvaddr);
  169.  
  170.         if ( pte == NULL ) {
  171.             return PF_ACCESS_READ;
  172.         }
  173.  
  174.         /* check if read possible
  175.         * Note: Don't check PTE_READABLE because it returns 1 everytimes */
  176.         if ( !PTE_PRESENT(pte) ) {
  177.             return PF_ACCESS_READ;
  178.         }
  179.  
  180.         if ( !PTE_WRITABLE(pte) ) {
  181.             return PF_ACCESS_WRITE;
  182.         } else {
  183.             // badvaddr is present readable and writeable but error occured ... why?
  184.             panic("page_fault - swap instruction, but address readable and writeable"
  185.                 "(instr_code:%X, badvaddr:%X)", instr, badvaddr);
  186.         }
  187.     }
  188.  
  189.     panic("page_fault - instruction not access memory (instr_code: %x, badvaddr:%x)",
  190.         instr, badvaddr);
  191.  
  192.     return PF_ACCESS_EXEC;
  193. }
  194.  
  195. /** Handles "data abort" exception (load or store at invalid address).
  196.  *
  197.  * \param exc_no    exception number
  198.  * \param istate    CPU state when exception occured
  199.  */
  200. void data_abort(int exc_no, istate_t *istate)
  201. {
  202.     fault_status_t fsr = read_fault_status_register();
  203.     uintptr_t badvaddr = read_fault_address_register();
  204.  
  205.     pf_access_t access = get_memory_access_type(istate->pc, badvaddr);
  206.    
  207.     int ret = as_page_fault(badvaddr, access, istate);
  208.  
  209.     if (ret == AS_PF_FAULT) {
  210.         print_istate(istate);
  211.         dprintf("page fault - pc: %x, va: %x, status: %x(%x), access:%d\n",
  212.             istate->pc, badvaddr, fsr.status, fsr, access);
  213.  
  214.         fault_if_from_uspace(istate, "Page fault: %#x", badvaddr);
  215.         panic("page fault\n");
  216.     }
  217. }
  218.  
  219. /** Handles "prefetch abort" exception (instruction couldn't be executed).
  220.  *
  221.  * \param exc_no    exception number
  222.  * \param istate    CPU state when exception occured
  223.  */
  224. void prefetch_abort(int exc_no, istate_t *istate)
  225. {
  226.     int ret = as_page_fault(istate->pc, PF_ACCESS_EXEC, istate);
  227.  
  228.     if (ret == AS_PF_FAULT) {
  229.         dprintf("prefetch_abort\n");
  230.         print_istate(istate);
  231.         panic("page fault - prefetch_abort at address: %x\n", istate->pc);
  232.     }
  233. }
  234.  
  235. /** @}
  236.  */
  237.  
  238.