Subversion Repositories HelenOS

Rev

Rev 2306 | Go to most recent revision | Blame | Last modification | View Log | Download | RSS feed

  1. /*
  2.  * Copyright (c) 2007 Petr Stepan
  3.  * All rights reserved.
  4.  *
  5.  * Redistribution and use in source and binary forms, with or without
  6.  * modification, are permitted provided that the following conditions
  7.  * are met:
  8.  *
  9.  * - Redistributions of source code must retain the above copyright
  10.  *   notice, this list of conditions and the following disclaimer.
  11.  * - Redistributions in binary form must reproduce the above copyright
  12.  *   notice, this list of conditions and the following disclaimer in the
  13.  *   documentation and/or other materials provided with the distribution.
  14.  * - The name of the author may not be used to endorse or promote products
  15.  *   derived from this software without specific prior written permission.
  16.  *
  17.  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
  18.  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
  19.  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
  20.  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21.  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22.  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  23.  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  24.  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25.  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26.  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27.  */
  28.  
  29. /** @addtogroup arm32
  30.  * @{
  31.  */
  32. /** @file
  33.     @brief  Exception handlers and exception initialization routines.
  34.  */
  35.  
  36. #include <arch/exception.h>
  37. #include <arch/debug/print.h>
  38. #include <arch/memstr.h>
  39. #include <arch/regutils.h>
  40. #include <interrupt.h>
  41. #include <arch/machine.h>
  42. #include <arch/mm/page_fault.h>
  43. #include <print.h>
  44. #include <syscall/syscall.h>
  45.  
  46. #define PREFETCH_OFFSET      0x8
  47. #define BRANCH_OPCODE        0xea000000
  48. #define LDR_OPCODE           0xe59ff000
  49. #define VALID_BRANCH_MASK    0xff000000
  50. #define EXC_VECTORS_SIZE     0x20
  51. #define EXC_VECTORS          0x8
  52.  
  53. extern uintptr_t supervisor_sp;
  54. extern uintptr_t exc_stack;
  55.  
  56. inline static void setup_stack_and_save_regs()
  57. {
  58. asm volatile(   "ldr r13, =exc_stack        \n\
  59.     stmfd r13!, {r0}            \n\
  60.     mrs r0, spsr                \n\
  61.     and r0, r0, #0x1f           \n\
  62.     cmp r0, #0x10               \n\
  63.     bne 1f                  \n\
  64.                         \n\
  65.     @prev mode was usermode         \n\
  66.     ldmfd r13!, {r0}            \n\
  67.     ldr r13, =supervisor_sp         \n\
  68.     ldr r13, [r13]              \n\
  69.     stmfd r13!, {lr}            \n\
  70.     stmfd r13!, {r0-r12}            \n\
  71.     stmfd r13!, {r13, lr}^          \n\
  72.     mrs r0, spsr                \n\
  73.     stmfd r13!, {r0}            \n\
  74.     b 2f                    \n\
  75.                         \n\
  76.     @prev mode was not usermode     \n\
  77. 1:                      \n\
  78.     stmfd r13!, {r1, r2, r3}        \n\
  79.     mrs r1, cpsr                \n\
  80.     mov r2, lr              \n\
  81.     bic r1, r1, #0x1f           \n\
  82.     orr r1, r1, r0              \n\
  83.     mrs r0, cpsr                \n\
  84.     msr cpsr_c, r1              \n\
  85.                         \n\
  86.     mov r3, r13             \n\
  87.     stmfd r13!, {r2}            \n\
  88.     mov r2, lr              \n\
  89.     stmfd r13!, {r4-r12}            \n\
  90.     mov r1, r13             \n\
  91.     @following two lines are for debugging  \n\
  92.     mov sp, #0              \n\
  93.     mov lr, #0              \n\
  94.     msr cpsr_c, r0              \n\
  95.                         \n\
  96.     ldmfd r13!, {r4, r5, r6, r7}        \n\
  97.     stmfd r1!, {r4, r5, r6}         \n\
  98.     stmfd r1!, {r7}             \n\
  99.     stmfd r1!, {r2}             \n\
  100.     stmfd r1!, {r3}             \n\
  101.     mrs r0, spsr                \n\
  102.     stmfd r1!, {r0}             \n\
  103.     mov r13, r1             \n\
  104. 2:"
  105. );
  106. }
  107.  
  108.  
  109. inline static void load_regs()
  110. {
  111. asm volatile(   "ldmfd r13!, {r0}       \n\
  112.     msr spsr, r0                \n\
  113.     and r0, r0, #0x1f           \n\
  114.     cmp r0, #0x10               \n\
  115.     bne 3f                  \n\
  116.                         \n\
  117.     @return to user mode            \n\
  118.     ldmfd r13!, {r13, lr}^          \n\
  119.     b 4f                    \n\
  120.                         \n\
  121.     @return to non-user mode        \n\
  122. 3:                      \n\
  123.     ldmfd r13!, {r1, r2}            \n\
  124.     mrs r3, cpsr                \n\
  125.     bic r3, r3, #0x1f           \n\
  126.     orr r3, r3, r0              \n\
  127.     mrs r0, cpsr                \n\
  128.     msr cpsr_c, r3              \n\
  129.                         \n\
  130.     mov r13, r1             \n\
  131.     mov lr, r2              \n\
  132.     msr cpsr_c, r0              \n\
  133.                         \n\
  134.     @actual return              \n\
  135. 4:  ldmfd r13, {r0-r12, pc}^"
  136. );
  137. }
  138.  
  139.  
  140.  
  141. /*#define SAVE_REGS_TO_STACK            \
  142.     asm("stmfd r13!, {r0-r12, r13, lr}");   \
  143.     asm("mrs r14, spsr");           \
  144.     asm("stmfd r13!, {r14}");
  145. */
  146.  
  147.  
  148. #define CALL_EXC_DISPATCH(exception)        \
  149.     asm("mov r0, %0" : : "i" (exception));  \
  150.     asm("mov r1, r13");         \
  151.     asm("bl exc_dispatch");    
  152.  
  153.  
  154. /**Loads registers from the stack and resets SPSR before exitting exception
  155.  * handler.
  156.  
  157. #define LOAD_REGS_FROM_STACK            \
  158.     asm("ldmfd r13!, {r14}");       \
  159.     asm("msr spsr, r14");           \
  160.     asm("ldmfd r13!, {r0-r12, r13, pc}^");
  161.  */
  162.  
  163.    
  164. /** General exception handler.
  165.  *  Stores registers, dispatches the exception,
  166.  *  and finally restores registers and returns from exception processing.
  167.  */
  168.  
  169. #define PROCESS_EXCEPTION(exception)        \
  170.     setup_stack_and_save_regs();        \
  171.     CALL_EXC_DISPATCH(exception)        \
  172.     load_regs();
  173.  
  174. /* #define PROCESS_EXCEPTION(exception)     \
  175.     SAVE_REGS_TO_STACK      \
  176.     CALL_EXC_DISPATCH(exception)        \
  177.     LOAD_REGS_FROM_STACK*/
  178.  
  179. /** Updates specified exception vector to jump to given handler.
  180.  * Addresses of handlers are stored in memory following exception vectors.
  181.  */
  182. static void install_handler (unsigned handler_addr, unsigned* vector)
  183. {
  184.     /* relative address (related to exc. vector) of the word
  185.      * where handler's address is stored
  186.     */
  187.     volatile uint32_t handler_address_ptr = EXC_VECTORS_SIZE - PREFETCH_OFFSET;
  188.    
  189.     /* make it LDR instruction and store at exception vector */
  190.     *vector = handler_address_ptr | LDR_OPCODE;
  191.    
  192.     /* store handler's address */
  193.     *(vector + EXC_VECTORS) = handler_addr;
  194.  
  195. }
  196.  
  197.  
  198. static void reset_exception_entry()
  199. {
  200.     PROCESS_EXCEPTION(EXC_RESET);
  201. }
  202.  
  203. /** Low-level Software Interrupt Exception handler */
  204. static void swi_exception_entry()
  205. {
  206.     PROCESS_EXCEPTION(EXC_SWI);
  207. }
  208.  
  209. /** Low-level Undefined Instruction Exception handler */
  210. static void undef_instr_exception_entry()
  211. {
  212.     PROCESS_EXCEPTION(EXC_UNDEF_INSTR);
  213. }
  214.  
  215. /** Low-level Fast Interrupt Exception handler */
  216. static void fiq_exception_entry()
  217. {
  218.     PROCESS_EXCEPTION(EXC_FIQ);
  219. }
  220.  
  221. /** Low-level Prefetch Abort Exception handler */
  222. static void prefetch_abort_exception_entry()
  223. {
  224.     asm("sub lr, lr, #4");
  225.     PROCESS_EXCEPTION(EXC_PREFETCH_ABORT);
  226. }
  227.  
  228. /** Low-level Data Abort Exception handler */
  229. static void data_abort_exception_entry()
  230. {
  231.     asm("sub lr, lr, #8");
  232.     PROCESS_EXCEPTION(EXC_DATA_ABORT);
  233. }
  234.  
  235.  
  236. /** Low-level Interrupt Exception handler */
  237. static void irq_exception_entry()
  238. {
  239.     asm("sub lr, lr, #4");
  240.     PROCESS_EXCEPTION(EXC_IRQ);
  241. }
  242.  
  243. /** Software Interrupt handler.
  244.  *
  245.  * Dispatches the syscall.
  246.  */
  247. static void swi_exception(int exc_no, istate_t *istate)
  248. {
  249.     dprintf("SYSCALL: r0-r4: %x, %x, %x, %x, %x; pc: %x\n", istate->r0,
  250.         istate->r1, istate->r2, istate->r3, istate->r4, istate->pc);
  251.  
  252.     istate->r0 = syscall_handler(
  253.         istate->r0,
  254.         istate->r1,
  255.         istate->r2,
  256.         istate->r3,
  257.         istate->r4);
  258. }
  259.  
  260. /** Interrupt Exception handler.
  261.  *
  262.  * Determines the sources of interrupt, and calls their handlers.
  263.  */
  264. static void irq_exception(int exc_no, istate_t *istate)
  265. {
  266.     machine_irq_exception(exc_no, istate);
  267. }
  268.  
  269. /** Fills exception vectors with appropriate exception handlers.
  270. */
  271. void install_exception_handlers(void)
  272. {
  273.     install_handler((unsigned)reset_exception_entry,
  274.              (unsigned*)EXC_RESET_VEC);
  275.    
  276.     install_handler((unsigned)undef_instr_exception_entry,
  277.              (unsigned*)EXC_UNDEF_INSTR_VEC);
  278.    
  279.     install_handler((unsigned)swi_exception_entry,
  280.              (unsigned*)EXC_SWI_VEC);
  281.    
  282.     install_handler((unsigned)prefetch_abort_exception_entry,
  283.              (unsigned*)EXC_PREFETCH_ABORT_VEC);
  284.    
  285.     install_handler((unsigned)data_abort_exception_entry,
  286.              (unsigned*)EXC_DATA_ABORT_VEC);
  287.    
  288.     install_handler((unsigned)irq_exception_entry,
  289.              (unsigned*)EXC_IRQ_VEC);
  290.    
  291.     install_handler((unsigned)fiq_exception_entry,
  292.              (unsigned*)EXC_FIQ_VEC);
  293. }
  294.  
  295. #ifdef HIGH_EXCEPTION_VECTORS
  296. /** Activates using high exception vectors addresses. */
  297.  static void high_vectors()
  298. {
  299.     uint32_t control_reg;
  300.    
  301.     asm volatile( "mrc p15, 0, %0, c1, c1": "=r" (control_reg));
  302.    
  303.     //switch on the high vectors bit
  304.     control_reg |= CP15_R1_HIGH_VECTORS_BIT;
  305.    
  306.     asm volatile( "mcr p15, 0, %0, c1, c1" : : "r" (control_reg));
  307. }
  308. #endif
  309.  
  310.  
  311. /** Initializes exception handling.
  312.  *
  313.  * Installs low-level exception handlers and then registers
  314.  * exceptions and their handlers to kernel exception dispatcher.
  315.  */
  316. void exception_init(void)
  317. {
  318. #ifdef HIGH_EXCEPTION_VECTORS
  319.     high_vectors();
  320. #endif
  321.     install_exception_handlers();
  322.    
  323.     exc_register(EXC_IRQ, "interrupt", (iroutine) irq_exception);
  324.     exc_register(EXC_PREFETCH_ABORT, "prefetch abort", (iroutine) prefetch_abort);
  325.     exc_register(EXC_DATA_ABORT, "data abort", (iroutine) data_abort);
  326.     exc_register(EXC_SWI, "software interrupt", (iroutine) swi_exception);
  327.     /* TODO add next */
  328. }
  329.  
  330.  
  331. /** Sets stack pointers in all supported exception modes.
  332.  */
  333. void setup_exception_stacks()
  334. {
  335.         /* switch to particular mode and set "r13" there */
  336.  
  337.         uint32_t cspr = current_status_reg_read();
  338.  
  339.         /* IRQ stack */
  340.         current_status_reg_control_write(
  341.                         (cspr & ~STATUS_REG_MODE_MASK) | IRQ_MODE
  342.         );
  343.         asm("ldr r13, =exc_stack");
  344.  
  345.         /* abort stack */
  346.         current_status_reg_control_write(
  347.                         (cspr & ~STATUS_REG_MODE_MASK) | ABORT_MODE
  348.         );
  349.         asm("ldr r13, =exc_stack");
  350.  
  351.         /* TODO if you want to test other exceptions than IRQ,
  352.         make stack analogous to irq_stack (in start.S),
  353.         and then set stack pointer here */
  354.  
  355.         current_status_reg_control_write(cspr);
  356. }
  357.  
  358.  
  359. /** Prints #istate_t structure content.
  360.  *
  361.  * @param istate Structure to be printed.
  362.  */
  363. void print_istate(istate_t *istate)
  364. {
  365.     dprintf("istate dump:\n");
  366.  
  367.     dprintf(" r0: %x    r1: %x    r2: %x    r3: %x\n",
  368.         istate->r0, istate->r1, istate->r2, istate->r3);
  369.     dprintf(" r4: %x    r5: %x    r6: %x    r7: %x\n",
  370.         istate->r4, istate->r5, istate->r6, istate->r7);
  371.     dprintf(" r8: %x    r8: %x   r10: %x   r11: %x\n",
  372.         istate->r8, istate->r9, istate->r10, istate->r11);
  373.     dprintf(" r12: %x    sp: %x    lr: %x  spsr: %x\n",
  374.         istate->r12, istate->sp, istate->lr, istate->spsr);
  375.  
  376.     dprintf(" pc: %x\n", istate->pc);
  377. }
  378.  
  379.  
  380. /** @}
  381.  */
  382.