Subversion Repositories HelenOS-historic

Rev

Rev 825 | Rev 832 | Go to most recent revision | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed

Rev 825 Rev 831
Line 46... Line 46...
46
 *
46
 *
47
 * Page table layout:
47
 * Page table layout:
48
 * - 32-bit virtual addresses
48
 * - 32-bit virtual addresses
49
 * - Offset is 14 bits => pages are 16K long
49
 * - Offset is 14 bits => pages are 16K long
50
 * - PTE's use similar format as CP0 EntryLo[01] registers => PTE is therefore 4 bytes long
50
 * - PTE's use similar format as CP0 EntryLo[01] registers => PTE is therefore 4 bytes long
-
 
51
 * - PTE's replace EntryLo v (valid) bit with p (present) bit
-
 
52
 * - PTE's use only one bit to distinguish between cacheable and uncacheable mappings
-
 
53
 * - PTE's define soft_valid field to ensure there is at least one 1 bit even if the p bit is cleared
51
 * - PTE's make use of CP0 EntryLo's two-bit reserved field for bit W (writable) and bit A (accessed)
54
 * - PTE's make use of CP0 EntryLo's two-bit reserved field for bit W (writable) and bit A (accessed)
52
 * - PTL0 has 64 entries (6 bits)
55
 * - PTL0 has 64 entries (6 bits)
53
 * - PTL1 is not used
56
 * - PTL1 is not used
54
 * - PTL2 is not used
57
 * - PTL2 is not used
55
 * - PTL3 has 4096 entries (12 bits)
58
 * - PTL3 has 4096 entries (12 bits)
Line 60... Line 63...
60
#define PTL2_INDEX_ARCH(vaddr)  0
63
#define PTL2_INDEX_ARCH(vaddr)  0
61
#define PTL3_INDEX_ARCH(vaddr)  (((vaddr)>>14)&0x3fff)
64
#define PTL3_INDEX_ARCH(vaddr)  (((vaddr)>>14)&0x3fff)
62
 
65
 
63
#define SET_PTL0_ADDRESS_ARCH(ptl0)
66
#define SET_PTL0_ADDRESS_ARCH(ptl0)
64
 
67
 
65
#define GET_PTL1_ADDRESS_ARCH(ptl0, i)      (((pte_t *)(ptl0))[(i)].lo.pfn<<12)
68
#define GET_PTL1_ADDRESS_ARCH(ptl0, i)      (((pte_t *)(ptl0))[(i)].pfn<<12)
66
#define GET_PTL2_ADDRESS_ARCH(ptl1, i)      (ptl1)
69
#define GET_PTL2_ADDRESS_ARCH(ptl1, i)      (ptl1)
67
#define GET_PTL3_ADDRESS_ARCH(ptl2, i)      (ptl2)
70
#define GET_PTL3_ADDRESS_ARCH(ptl2, i)      (ptl2)
68
#define GET_FRAME_ADDRESS_ARCH(ptl3, i)     (((pte_t *)(ptl3))[(i)].lo.pfn<<12)
71
#define GET_FRAME_ADDRESS_ARCH(ptl3, i)     (((pte_t *)(ptl3))[(i)].pfn<<12)
69
 
72
 
70
#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a)   (((pte_t *)(ptl0))[(i)].lo.pfn = (a)>>12)
73
#define SET_PTL1_ADDRESS_ARCH(ptl0, i, a)   (((pte_t *)(ptl0))[(i)].pfn = (a)>>12)
71
#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
74
#define SET_PTL2_ADDRESS_ARCH(ptl1, i, a)
72
#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
75
#define SET_PTL3_ADDRESS_ARCH(ptl2, i, a)
73
#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a)  (((pte_t *)(ptl3))[(i)].lo.pfn = (a)>>12)
76
#define SET_FRAME_ADDRESS_ARCH(ptl3, i, a)  (((pte_t *)(ptl3))[(i)].pfn = (a)>>12)
74
 
77
 
75
#define GET_PTL1_FLAGS_ARCH(ptl0, i)        get_pt_flags((pte_t *)(ptl0), (index_t)(i))
78
#define GET_PTL1_FLAGS_ARCH(ptl0, i)        get_pt_flags((pte_t *)(ptl0), (index_t)(i))
76
#define GET_PTL2_FLAGS_ARCH(ptl1, i)        PAGE_PRESENT
79
#define GET_PTL2_FLAGS_ARCH(ptl1, i)        PAGE_PRESENT
77
#define GET_PTL3_FLAGS_ARCH(ptl2, i)        PAGE_PRESENT
80
#define GET_PTL3_FLAGS_ARCH(ptl2, i)        PAGE_PRESENT
78
#define GET_FRAME_FLAGS_ARCH(ptl3, i)       get_pt_flags((pte_t *)(ptl3), (index_t)(i))
81
#define GET_FRAME_FLAGS_ARCH(ptl3, i)       get_pt_flags((pte_t *)(ptl3), (index_t)(i))
Line 92... Line 95...
92
static inline int get_pt_flags(pte_t *pt, index_t i)
95
static inline int get_pt_flags(pte_t *pt, index_t i)
93
{
96
{
94
    pte_t *p = &pt[i];
97
    pte_t *p = &pt[i];
95
   
98
   
96
    return (
99
    return (
97
        ((p->lo.c>PAGE_UNCACHED)<<PAGE_CACHEABLE_SHIFT) |
100
        (p->cacheable<<PAGE_CACHEABLE_SHIFT) |
98
        ((!p->lo.v)<<PAGE_PRESENT_SHIFT) |
101
        ((!p->p)<<PAGE_PRESENT_SHIFT) |
99
        (1<<PAGE_USER_SHIFT) |
102
        (1<<PAGE_USER_SHIFT) |
100
        (1<<PAGE_READ_SHIFT) |
103
        (1<<PAGE_READ_SHIFT) |
101
        ((p->w)<<PAGE_WRITE_SHIFT) |
104
        ((p->w)<<PAGE_WRITE_SHIFT) |
102
        (1<<PAGE_EXEC_SHIFT) |
105
        (1<<PAGE_EXEC_SHIFT) |
103
        p->lo.g<<PAGE_GLOBAL_SHIFT
106
        (p->g<<PAGE_GLOBAL_SHIFT)
104
    );
107
    );
105
       
108
       
106
}
109
}
107
 
110
 
108
static inline void set_pt_flags(pte_t *pt, index_t i, int flags)
111
static inline void set_pt_flags(pte_t *pt, index_t i, int flags)
109
{
112
{
110
    pte_t *p = &pt[i];
113
    pte_t *p = &pt[i];
111
   
114
   
112
    p->lo.c = (flags & PAGE_CACHEABLE) != 0 ? PAGE_CACHEABLE_EXC_WRITE : PAGE_UNCACHED;
115
    p->cacheable = (flags & PAGE_CACHEABLE) != 0;
113
    p->lo.v = !(flags & PAGE_NOT_PRESENT);
116
    p->p = !(flags & PAGE_NOT_PRESENT);
114
    p->lo.g = (flags & PAGE_GLOBAL) != 0;
117
    p->g = (flags & PAGE_GLOBAL) != 0;
115
    p->w = (flags & PAGE_WRITE) != 0;
118
    p->w = (flags & PAGE_WRITE) != 0;
-
 
119
   
-
 
120
    /*
-
 
121
     * Ensure that valid entries have at least one bit set.
-
 
122
     */
-
 
123
    p->soft_valid = 1;
116
}
124
}
117
 
125
 
118
extern void page_arch_init(void);
126
extern void page_arch_init(void);
119
 
127
 
120
#endif /* __ASM__ */
128
#endif /* __ASM__ */