Subversion Repositories HelenOS

Rev

Rev 1851 | Rev 1859 | Go to most recent revision | Show entire file | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed

Rev 1851 Rev 1852
Line 36... Line 36...
36
 
36
 
37
#ifndef __sparc64_MMU_TRAP_H__
37
#ifndef __sparc64_MMU_TRAP_H__
38
#define __sparc64_MMU_TRAP_H__
38
#define __sparc64_MMU_TRAP_H__
39
 
39
 
40
#include <arch/stack.h>
40
#include <arch/stack.h>
-
 
41
#include <arch/regdef.h>
41
#include <arch/mm/tlb.h>
42
#include <arch/mm/tlb.h>
42
#include <arch/mm/mmu.h>
43
#include <arch/mm/mmu.h>
43
#include <arch/mm/tte.h>
44
#include <arch/mm/tte.h>
44
 
45
 
45
#define TT_FAST_INSTRUCTION_ACCESS_MMU_MISS 0x64
46
#define TT_FAST_INSTRUCTION_ACCESS_MMU_MISS 0x64
Line 57... Line 58...
57
    retry  
58
    retry  
58
.endm
59
.endm
59
 
60
 
60
.macro FAST_DATA_ACCESS_MMU_MISS_HANDLER
61
.macro FAST_DATA_ACCESS_MMU_MISS_HANDLER
61
    /*
62
    /*
-
 
63
     * First, try to refill TLB from TSB.
-
 
64
     */
-
 
65
    ! TODO
-
 
66
 
-
 
67
    /*
62
     * First, test if it is the portion of the kernel address space
68
     * Second, test if it is the portion of the kernel address space
63
     * which is faulting. If that is the case, immediately create
69
     * which is faulting. If that is the case, immediately create
64
     * identity mapping for that page in DTLB. VPN 0 is excluded from
70
     * identity mapping for that page in DTLB. VPN 0 is excluded from
65
     * this treatment.
71
     * this treatment.
66
     *
72
     *
67
     * Note that branch-delay slots are used in order to save space.
73
     * Note that branch-delay slots are used in order to save space.
68
     */
74
     */
-
 
75
0:
69
    mov VA_DMMU_TAG_ACCESS, %g1
76
    mov VA_DMMU_TAG_ACCESS, %g1
70
    ldxa [%g1] ASI_DMMU, %g1            ! read the faulting Context and VPN
77
    ldxa [%g1] ASI_DMMU, %g1            ! read the faulting Context and VPN
71
    set TLB_TAG_ACCESS_CONTEXT_MASK, %g2
78
    set TLB_TAG_ACCESS_CONTEXT_MASK, %g2
72
    andcc %g1, %g2, %g3             ! get Context
79
    andcc %g1, %g2, %g3             ! get Context
73
    bnz 0f                      ! Context is non-zero
80
    bnz 0f                      ! Context is non-zero
74
    andncc %g1, %g2, %g3                ! get page address into %g3
81
    andncc %g1, %g2, %g3                ! get page address into %g3
75
    bz 0f                       ! page address is zero
82
    bz 0f                       ! page address is zero
76
 
83
 
77
    /*
-
 
78
     * Create and insert the identity-mapped entry for
-
 
79
     * the faulting kernel page.
-
 
80
     */
-
 
81
   
-
 
82
    or %g3, (TTE_CP|TTE_P|TTE_W), %g2       ! 8K pages are the default (encoded as 0)
84
    or %g3, (TTE_CP|TTE_P|TTE_W), %g2       ! 8K pages are the default (encoded as 0)
83
        set 1, %g3
85
        set 1, %g3
84
        sllx %g3, TTE_V_SHIFT, %g3
86
        sllx %g3, TTE_V_SHIFT, %g3
85
        or %g2, %g3, %g2
87
        or %g2, %g3, %g2
86
    stxa %g2, [%g0] ASI_DTLB_DATA_IN_REG        ! identity map the kernel page
88
    stxa %g2, [%g0] ASI_DTLB_DATA_IN_REG        ! identity map the kernel page
87
    retry
89
    retry
88
 
90
 
-
 
91
    /*
-
 
92
     * Third, catch and handle special cases when the trap is caused by
-
 
93
     * some register window trap handler.
-
 
94
     */
-
 
95
0:
-
 
96
    ! TODO
-
 
97
 
89
0:
98
0:
90
    save %sp, -PREEMPTIBLE_HANDLER_STACK_FRAME_SIZE, %sp                         
99
    wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate
91
    PREEMPTIBLE_HANDLER fast_data_access_mmu_miss
100
    PREEMPTIBLE_HANDLER fast_data_access_mmu_miss
92
.endm
101
.endm
93
 
102
 
94
.macro FAST_DATA_ACCESS_PROTECTION_HANDLER
103
.macro FAST_DATA_ACCESS_PROTECTION_HANDLER
95
    save %sp, -STACK_WINDOW_SAVE_AREA_SIZE, %sp
104
    save %sp, -STACK_WINDOW_SAVE_AREA_SIZE, %sp