Rev 1887 | Rev 1978 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 1887 | Rev 1891 | ||
---|---|---|---|
1 | /* |
1 | /* |
2 | * Copyright (C) 2006 Jakub Jermar |
2 | * Copyright (C) 2006 Jakub Jermar |
3 | * All rights reserved. |
3 | * All rights reserved. |
4 | * |
4 | * |
5 | * Redistribution and use in source and binary forms, with or without |
5 | * Redistribution and use in source and binary forms, with or without |
6 | * modification, are permitted provided that the following conditions |
6 | * modification, are permitted provided that the following conditions |
7 | * are met: |
7 | * are met: |
8 | * |
8 | * |
9 | * - Redistributions of source code must retain the above copyright |
9 | * - Redistributions of source code must retain the above copyright |
10 | * notice, this list of conditions and the following disclaimer. |
10 | * notice, this list of conditions and the following disclaimer. |
11 | * - Redistributions in binary form must reproduce the above copyright |
11 | * - Redistributions in binary form must reproduce the above copyright |
12 | * notice, this list of conditions and the following disclaimer in the |
12 | * notice, this list of conditions and the following disclaimer in the |
13 | * documentation and/or other materials provided with the distribution. |
13 | * documentation and/or other materials provided with the distribution. |
14 | * - The name of the author may not be used to endorse or promote products |
14 | * - The name of the author may not be used to endorse or promote products |
15 | * derived from this software without specific prior written permission. |
15 | * derived from this software without specific prior written permission. |
16 | * |
16 | * |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
27 | */ |
27 | */ |
28 | 28 | ||
29 | /** @addtogroup sparc64interrupt |
29 | /** @addtogroup sparc64interrupt |
30 | * @{ |
30 | * @{ |
31 | */ |
31 | */ |
32 | /** |
32 | /** |
33 | * @file |
33 | * @file |
34 | * @brief This file contains fast MMU trap handlers. |
34 | * @brief This file contains fast MMU trap handlers. |
35 | */ |
35 | */ |
36 | 36 | ||
37 | #ifndef KERN_sparc64_MMU_TRAP_H_ |
37 | #ifndef KERN_sparc64_MMU_TRAP_H_ |
38 | #define KERN_sparc64_MMU_TRAP_H_ |
38 | #define KERN_sparc64_MMU_TRAP_H_ |
39 | 39 | ||
40 | #include <arch/stack.h> |
40 | #include <arch/stack.h> |
41 | #include <arch/regdef.h> |
41 | #include <arch/regdef.h> |
42 | #include <arch/mm/tlb.h> |
42 | #include <arch/mm/tlb.h> |
43 | #include <arch/mm/mmu.h> |
43 | #include <arch/mm/mmu.h> |
44 | #include <arch/mm/tte.h> |
44 | #include <arch/mm/tte.h> |
45 | #include <arch/trap/regwin.h> |
45 | #include <arch/trap/regwin.h> |
46 | 46 | ||
- | 47 | #ifdef CONFIG_TSB |
|
- | 48 | #include <arch/mm/tsb.h> |
|
- | 49 | #endif |
|
- | 50 | ||
47 | #define TT_FAST_INSTRUCTION_ACCESS_MMU_MISS 0x64 |
51 | #define TT_FAST_INSTRUCTION_ACCESS_MMU_MISS 0x64 |
48 | #define TT_FAST_DATA_ACCESS_MMU_MISS 0x68 |
52 | #define TT_FAST_DATA_ACCESS_MMU_MISS 0x68 |
49 | #define TT_FAST_DATA_ACCESS_PROTECTION 0x6c |
53 | #define TT_FAST_DATA_ACCESS_PROTECTION 0x6c |
50 | 54 | ||
51 | #define FAST_MMU_HANDLER_SIZE 128 |
55 | #define FAST_MMU_HANDLER_SIZE 128 |
52 | 56 | ||
53 | #ifdef __ASM__ |
57 | #ifdef __ASM__ |
54 | 58 | ||
55 | .macro FAST_INSTRUCTION_ACCESS_MMU_MISS_HANDLER |
59 | .macro FAST_INSTRUCTION_ACCESS_MMU_MISS_HANDLER |
56 | /* |
60 | /* |
57 | * First, try to refill TLB from TSB. |
61 | * First, try to refill TLB from TSB. |
58 | */ |
62 | */ |
59 | ! TODO |
- | |
60 | 63 | ||
- | 64 | #ifdef CONFIG_TSB |
|
- | 65 | ldxa [%g0] ASI_IMMU, %g1 ! read TSB Tag Target Register |
|
- | 66 | ldxa [%g0] ASI_IMMU_TSB_8KB_PTR_REG, %g2 ! read TSB 8K Pointer |
|
- | 67 | ldda [%g2] ASI_NUCLEUS_QUAD_LDD, %g4 ! 16-byte atomic load into %g4 and %g5 |
|
- | 68 | cmp %g1, %g4 ! is this the entry we are looking for? |
|
- | 69 | bne,pn %xcc, 0f |
|
- | 70 | nop |
|
- | 71 | stxa %g5, [%g0] ASI_ITLB_DATA_IN_REG ! copy mapping from ITSB to ITLB |
|
- | 72 | retry |
|
- | 73 | #endif |
|
- | 74 | ||
- | 75 | 0: |
|
61 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
76 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
62 | PREEMPTIBLE_HANDLER fast_instruction_access_mmu_miss |
77 | PREEMPTIBLE_HANDLER fast_instruction_access_mmu_miss |
63 | .endm |
78 | .endm |
64 | 79 | ||
65 | .macro FAST_DATA_ACCESS_MMU_MISS_HANDLER tl |
80 | .macro FAST_DATA_ACCESS_MMU_MISS_HANDLER tl |
66 | /* |
81 | /* |
67 | * First, try to refill TLB from TSB. |
82 | * First, try to refill TLB from TSB. |
68 | */ |
83 | */ |
- | 84 | ||
- | 85 | #ifdef CONFIG_TSB |
|
- | 86 | ldxa [%g0] ASI_DMMU, %g1 ! read TSB Tag Target Register |
|
- | 87 | srlx %g1, TSB_TAG_TARGET_CONTEXT_SHIFT, %g2 ! is this kernel miss? |
|
- | 88 | brz,pn %g2, 0f |
|
- | 89 | ldxa [%g0] ASI_DMMU_TSB_8KB_PTR_REG, %g3 ! read TSB 8K Pointer |
|
- | 90 | ldda [%g3] ASI_NUCLEUS_QUAD_LDD, %g4 ! 16-byte atomic load into %g4 and %g5 |
|
- | 91 | cmp %g1, %g4 ! is this the entry we are looking for? |
|
- | 92 | bne,pn %xcc, 0f |
|
- | 93 | nop |
|
- | 94 | stxa %g5, [%g0] ASI_DTLB_DATA_IN_REG ! copy mapping from DTSB to DTLB |
|
69 | ! TODO |
95 | retry |
- | 96 | #endif |
|
70 | 97 | ||
71 | /* |
98 | /* |
72 | * Second, test if it is the portion of the kernel address space |
99 | * Second, test if it is the portion of the kernel address space |
73 | * which is faulting. If that is the case, immediately create |
100 | * which is faulting. If that is the case, immediately create |
74 | * identity mapping for that page in DTLB. VPN 0 is excluded from |
101 | * identity mapping for that page in DTLB. VPN 0 is excluded from |
75 | * this treatment. |
102 | * this treatment. |
76 | * |
103 | * |
77 | * Note that branch-delay slots are used in order to save space. |
104 | * Note that branch-delay slots are used in order to save space. |
78 | */ |
105 | */ |
79 | 106 | 0: |
|
80 | mov VA_DMMU_TAG_ACCESS, %g1 |
107 | mov VA_DMMU_TAG_ACCESS, %g1 |
81 | ldxa [%g1] ASI_DMMU, %g1 ! read the faulting Context and VPN |
108 | ldxa [%g1] ASI_DMMU, %g1 ! read the faulting Context and VPN |
82 | set TLB_TAG_ACCESS_CONTEXT_MASK, %g2 |
109 | set TLB_TAG_ACCESS_CONTEXT_MASK, %g2 |
83 | andcc %g1, %g2, %g3 ! get Context |
110 | andcc %g1, %g2, %g3 ! get Context |
84 | bnz 0f ! Context is non-zero |
111 | bnz 0f ! Context is non-zero |
85 | andncc %g1, %g2, %g3 ! get page address into %g3 |
112 | andncc %g1, %g2, %g3 ! get page address into %g3 |
86 | bz 0f ! page address is zero |
113 | bz 0f ! page address is zero |
87 | 114 | ||
88 | or %g3, (TTE_CV|TTE_CP|TTE_P|TTE_W), %g2 ! 8K pages are the default (encoded as 0) |
115 | or %g3, (TTE_CV|TTE_CP|TTE_P|TTE_W), %g2 ! 8K pages are the default (encoded as 0) |
89 | mov 1, %g3 |
116 | mov 1, %g3 |
90 | sllx %g3, TTE_V_SHIFT, %g3 |
117 | sllx %g3, TTE_V_SHIFT, %g3 |
91 | or %g2, %g3, %g2 |
118 | or %g2, %g3, %g2 |
92 | stxa %g2, [%g0] ASI_DTLB_DATA_IN_REG ! identity map the kernel page |
119 | stxa %g2, [%g0] ASI_DTLB_DATA_IN_REG ! identity map the kernel page |
93 | retry |
120 | retry |
94 | 121 | ||
95 | /* |
122 | /* |
96 | * Third, catch and handle special cases when the trap is caused by |
123 | * Third, catch and handle special cases when the trap is caused by |
97 | * the userspace register window spill or fill handler. In case |
124 | * the userspace register window spill or fill handler. In case |
98 | * one of these two traps caused this trap, we just lower the trap |
125 | * one of these two traps caused this trap, we just lower the trap |
99 | * level and service the DTLB miss. In the end, we restart |
126 | * level and service the DTLB miss. In the end, we restart |
100 | * the offending SAVE or RESTORE. |
127 | * the offending SAVE or RESTORE. |
101 | */ |
128 | */ |
102 | 0: |
129 | 0: |
103 | .if (\tl > 0) |
130 | .if (\tl > 0) |
104 | wrpr %g0, 1, %tl |
131 | wrpr %g0, 1, %tl |
105 | .endif |
132 | .endif |
106 | 133 | ||
107 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
134 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
108 | PREEMPTIBLE_HANDLER fast_data_access_mmu_miss |
135 | PREEMPTIBLE_HANDLER fast_data_access_mmu_miss |
109 | .endm |
136 | .endm |
110 | 137 | ||
111 | .macro FAST_DATA_ACCESS_PROTECTION_HANDLER tl |
138 | .macro FAST_DATA_ACCESS_PROTECTION_HANDLER tl |
112 | /* |
139 | /* |
113 | * First, try to refill TLB from TSB. |
- | |
114 | */ |
- | |
115 | ! TODO |
- | |
116 | - | ||
117 | /* |
- | |
118 | * The same special case as in FAST_DATA_ACCESS_MMU_MISS_HANDLER. |
140 | * The same special case as in FAST_DATA_ACCESS_MMU_MISS_HANDLER. |
119 | */ |
141 | */ |
- | 142 | ||
120 | .if (\tl > 0) |
143 | .if (\tl > 0) |
121 | wrpr %g0, 1, %tl |
144 | wrpr %g0, 1, %tl |
122 | .endif |
145 | .endif |
123 | 146 | ||
124 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
147 | wrpr %g0, PSTATE_PRIV_BIT | PSTATE_AG_BIT, %pstate |
125 | PREEMPTIBLE_HANDLER fast_data_access_protection |
148 | PREEMPTIBLE_HANDLER fast_data_access_protection |
126 | .endm |
149 | .endm |
127 | 150 | ||
128 | #endif /* __ASM__ */ |
151 | #endif /* __ASM__ */ |
129 | 152 | ||
130 | #endif |
153 | #endif |
131 | 154 | ||
132 | /** @} |
155 | /** @} |
133 | */ |
156 | */ |
134 | 157 |