Rev 793 | Rev 879 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 793 | Rev 869 | ||
---|---|---|---|
1 | /* |
1 | /* |
2 | * Copyright (C) 2006 Jakub Jermar |
2 | * Copyright (C) 2006 Jakub Jermar |
3 | * Copyright (C) 2006 Jakub Vana |
3 | * Copyright (C) 2006 Jakub Vana |
4 | * All rights reserved. |
4 | * All rights reserved. |
5 | * |
5 | * |
6 | * Redistribution and use in source and binary forms, with or without |
6 | * Redistribution and use in source and binary forms, with or without |
7 | * modification, are permitted provided that the following conditions |
7 | * modification, are permitted provided that the following conditions |
8 | * are met: |
8 | * are met: |
9 | * |
9 | * |
10 | * - Redistributions of source code must retain the above copyright |
10 | * - Redistributions of source code must retain the above copyright |
11 | * notice, this list of conditions and the following disclaimer. |
11 | * notice, this list of conditions and the following disclaimer. |
12 | * - Redistributions in binary form must reproduce the above copyright |
12 | * - Redistributions in binary form must reproduce the above copyright |
13 | * notice, this list of conditions and the following disclaimer in the |
13 | * notice, this list of conditions and the following disclaimer in the |
14 | * documentation and/or other materials provided with the distribution. |
14 | * documentation and/or other materials provided with the distribution. |
15 | * - The name of the author may not be used to endorse or promote products |
15 | * - The name of the author may not be used to endorse or promote products |
16 | * derived from this software without specific prior written permission. |
16 | * derived from this software without specific prior written permission. |
17 | * |
17 | * |
18 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
18 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
19 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
19 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
20 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
20 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
21 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
21 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
22 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
22 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
23 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
23 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
24 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
24 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
25 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
25 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
26 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
26 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
27 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
27 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
28 | */ |
28 | */ |
29 | 29 | ||
30 | #include <arch/mm/page.h> |
30 | #include <arch/mm/page.h> |
31 | #include <genarch/mm/page_ht.h> |
31 | #include <genarch/mm/page_ht.h> |
32 | #include <mm/asid.h> |
32 | #include <mm/asid.h> |
33 | #include <arch/mm/asid.h> |
33 | #include <arch/mm/asid.h> |
34 | #include <arch/types.h> |
34 | #include <arch/types.h> |
35 | #include <typedefs.h> |
35 | #include <typedefs.h> |
36 | #include <print.h> |
36 | #include <print.h> |
37 | #include <mm/page.h> |
37 | #include <mm/page.h> |
38 | #include <mm/frame.h> |
38 | #include <mm/frame.h> |
39 | #include <config.h> |
39 | #include <config.h> |
40 | #include <panic.h> |
40 | #include <panic.h> |
41 | #include <arch/asm.h> |
41 | #include <arch/asm.h> |
42 | #include <arch/barrier.h> |
42 | #include <arch/barrier.h> |
43 | #include <memstr.h> |
43 | #include <memstr.h> |
44 | 44 | ||
45 | static void set_environment(void); |
45 | static void set_environment(void); |
46 | 46 | ||
47 | /** Initialize ia64 virtual address translation subsystem. */ |
47 | /** Initialize ia64 virtual address translation subsystem. */ |
48 | void page_arch_init(void) |
48 | void page_arch_init(void) |
49 | { |
49 | { |
50 | page_mapping_operations = &ht_mapping_operations; |
50 | page_mapping_operations = &ht_mapping_operations; |
51 | pk_disable(); |
51 | pk_disable(); |
52 | set_environment(); |
52 | set_environment(); |
53 | } |
53 | } |
54 | 54 | ||
55 | /** Initialize VHPT and region registers. */ |
55 | /** Initialize VHPT and region registers. */ |
56 | void set_environment(void) |
56 | void set_environment(void) |
57 | { |
57 | { |
- | 58 | ||
- | 59 | //#ifdef NEVERDEFINED |
|
58 | region_register rr; |
60 | region_register rr; |
59 | pta_register pta; |
61 | pta_register pta; |
60 | int i; |
62 | int i; |
61 | 63 | ||
62 | /* |
64 | /* |
63 | * First set up kernel region register. |
65 | * First set up kernel region register. |
64 | */ |
66 | */ |
65 | rr.word = rr_read(VRN_KERNEL); |
67 | rr.word = rr_read(VRN_KERNEL); |
66 | rr.map.ve = 0; /* disable VHPT walker */ |
68 | rr.map.ve = 0; /* disable VHPT walker */ |
67 | rr.map.ps = PAGE_WIDTH; |
69 | rr.map.ps = PAGE_WIDTH; |
68 | rr.map.rid = ASID_KERNEL; |
70 | rr.map.rid = ASID_KERNEL; |
69 | rr_write(VRN_KERNEL, rr.word); |
71 | rr_write(VRN_KERNEL, rr.word); |
70 | srlz_i(); |
72 | srlz_i(); |
71 | srlz_d(); |
73 | srlz_d(); |
72 | 74 | ||
73 | /* |
75 | /* |
74 | * And invalidate the rest of region register. |
76 | * And invalidate the rest of region register. |
75 | */ |
77 | */ |
76 | for(i = 0; i < REGION_REGISTERS; i++) { |
78 | for(i = 0; i < REGION_REGISTERS; i++) { |
77 | /* skip kernel rr */ |
79 | /* skip kernel rr */ |
78 | if (i == VRN_KERNEL) |
80 | if (i == VRN_KERNEL) |
79 | continue; |
81 | continue; |
80 | 82 | ||
81 | rr.word == rr_read(i); |
83 | rr.word == rr_read(i); |
82 | rr.map.ve = 0; /* disable VHPT walker */ |
84 | rr.map.ve = 0; /* disable VHPT walker */ |
83 | rr.map.rid = ASID_INVALID; |
85 | rr.map.rid = ASID_INVALID; |
84 | rr_write(i, rr.word); |
86 | rr_write(i, rr.word); |
85 | srlz_i(); |
87 | srlz_i(); |
86 | srlz_d(); |
88 | srlz_d(); |
87 | } |
89 | } |
88 | 90 | ||
89 | /* |
91 | /* |
90 | * Set up PTA register. |
92 | * Set up PTA register. |
91 | */ |
93 | */ |
92 | pta.word = pta_read(); |
94 | pta.word = pta_read(); |
93 | pta.map.ve = 0; /* disable VHPT walker */ |
95 | pta.map.ve = 0; /* disable VHPT walker */ |
94 | pta.map.vf = 1; /* large entry format */ |
96 | pta.map.vf = 1; /* large entry format */ |
95 | pta.map.size = VHPT_WIDTH; |
97 | pta.map.size = VHPT_WIDTH; |
96 | pta.map.base = VHPT_BASE >> PTA_BASE_SHIFT; |
98 | pta.map.base = VHPT_BASE >> PTA_BASE_SHIFT; |
97 | pta_write(pta.word); |
99 | pta_write(pta.word); |
98 | srlz_i(); |
100 | srlz_i(); |
99 | srlz_d(); |
101 | srlz_d(); |
- | 102 | ||
- | 103 | //#endif |
|
- | 104 | ||
- | 105 | return ; |
|
- | 106 | ||
100 | } |
107 | } |
101 | 108 | ||
102 | /** Calculate address of collision chain from VPN and ASID. |
109 | /** Calculate address of collision chain from VPN and ASID. |
103 | * |
110 | * |
104 | * Interrupts must be disabled. |
111 | * Interrupts must be disabled. |
105 | * |
112 | * |
106 | * @param page Address of virtual page including VRN bits. |
113 | * @param page Address of virtual page including VRN bits. |
107 | * @param asid Address space identifier. |
114 | * @param asid Address space identifier. |
108 | * |
115 | * |
109 | * @return VHPT entry address. |
116 | * @return VHPT entry address. |
110 | */ |
117 | */ |
111 | vhpt_entry_t *vhpt_hash(__address page, asid_t asid) |
118 | vhpt_entry_t *vhpt_hash(__address page, asid_t asid) |
112 | { |
119 | { |
113 | region_register rr_save, rr; |
120 | region_register rr_save, rr; |
114 | index_t vrn; |
121 | index_t vrn; |
115 | rid_t rid; |
122 | rid_t rid; |
116 | vhpt_entry_t *v; |
123 | vhpt_entry_t *v; |
117 | 124 | ||
118 | vrn = page >> VRN_SHIFT; |
125 | vrn = page >> VRN_SHIFT; |
119 | rid = ASID2RID(asid, vrn); |
126 | rid = ASID2RID(asid, vrn); |
120 | 127 | ||
121 | rr_save.word = rr_read(vrn); |
128 | rr_save.word = rr_read(vrn); |
122 | if (rr_save.map.rid == rid) { |
129 | if (rr_save.map.rid == rid) { |
123 | /* |
130 | /* |
124 | * The RID is already in place, compute thash and return. |
131 | * The RID is already in place, compute thash and return. |
125 | */ |
132 | */ |
126 | v = (vhpt_entry_t *) thash(page); |
133 | v = (vhpt_entry_t *) thash(page); |
127 | return v; |
134 | return v; |
128 | } |
135 | } |
129 | 136 | ||
130 | /* |
137 | /* |
131 | * The RID must be written to some region register. |
138 | * The RID must be written to some region register. |
132 | * To speed things up, register indexed by vrn is used. |
139 | * To speed things up, register indexed by vrn is used. |
133 | */ |
140 | */ |
134 | rr.word = rr_save.word; |
141 | rr.word = rr_save.word; |
135 | rr.map.rid = rid; |
142 | rr.map.rid = rid; |
136 | rr_write(vrn, rr.word); |
143 | rr_write(vrn, rr.word); |
137 | srlz_i(); |
144 | srlz_i(); |
138 | v = (vhpt_entry_t *) thash(page); |
145 | v = (vhpt_entry_t *) thash(page); |
139 | rr_write(vrn, rr_save.word); |
146 | rr_write(vrn, rr_save.word); |
140 | srlz_i(); |
147 | srlz_i(); |
141 | srlz_d(); |
148 | srlz_d(); |
142 | 149 | ||
143 | return v; |
150 | return v; |
144 | } |
151 | } |
145 | 152 | ||
146 | /** Compare ASID and VPN against PTE. |
153 | /** Compare ASID and VPN against PTE. |
147 | * |
154 | * |
148 | * Interrupts must be disabled. |
155 | * Interrupts must be disabled. |
149 | * |
156 | * |
150 | * @param page Address of virtual page including VRN bits. |
157 | * @param page Address of virtual page including VRN bits. |
151 | * @param asid Address space identifier. |
158 | * @param asid Address space identifier. |
152 | * |
159 | * |
153 | * @return True if page and asid match the page and asid of t, false otherwise. |
160 | * @return True if page and asid match the page and asid of t, false otherwise. |
154 | */ |
161 | */ |
155 | bool vhpt_compare(__address page, asid_t asid, vhpt_entry_t *v) |
162 | bool vhpt_compare(__address page, asid_t asid, vhpt_entry_t *v) |
156 | { |
163 | { |
157 | region_register rr_save, rr; |
164 | region_register rr_save, rr; |
158 | index_t vrn; |
165 | index_t vrn; |
159 | rid_t rid; |
166 | rid_t rid; |
160 | bool match; |
167 | bool match; |
161 | 168 | ||
162 | ASSERT(v); |
169 | ASSERT(v); |
163 | 170 | ||
164 | vrn = page >> VRN_SHIFT; |
171 | vrn = page >> VRN_SHIFT; |
165 | rid = ASID2RID(asid, vrn); |
172 | rid = ASID2RID(asid, vrn); |
166 | 173 | ||
167 | rr_save.word = rr_read(vrn); |
174 | rr_save.word = rr_read(vrn); |
168 | if (rr_save.map.rid == rid) { |
175 | if (rr_save.map.rid == rid) { |
169 | /* |
176 | /* |
170 | * The RID is already in place, compare ttag with t and return. |
177 | * The RID is already in place, compare ttag with t and return. |
171 | */ |
178 | */ |
172 | return ttag(page) == v->present.tag.tag_word; |
179 | return ttag(page) == v->present.tag.tag_word; |
173 | } |
180 | } |
174 | 181 | ||
175 | /* |
182 | /* |
176 | * The RID must be written to some region register. |
183 | * The RID must be written to some region register. |
177 | * To speed things up, register indexed by vrn is used. |
184 | * To speed things up, register indexed by vrn is used. |
178 | */ |
185 | */ |
179 | rr.word = rr_save.word; |
186 | rr.word = rr_save.word; |
180 | rr.map.rid = rid; |
187 | rr.map.rid = rid; |
181 | rr_write(vrn, rr.word); |
188 | rr_write(vrn, rr.word); |
182 | srlz_i(); |
189 | srlz_i(); |
183 | match = (ttag(page) == v->present.tag.tag_word); |
190 | match = (ttag(page) == v->present.tag.tag_word); |
184 | rr_write(vrn, rr_save.word); |
191 | rr_write(vrn, rr_save.word); |
185 | srlz_i(); |
192 | srlz_i(); |
186 | srlz_d(); |
193 | srlz_d(); |
187 | 194 | ||
188 | return match; |
195 | return match; |
189 | } |
196 | } |
190 | 197 | ||
191 | /** Set up one VHPT entry. |
198 | /** Set up one VHPT entry. |
192 | * |
199 | * |
193 | * @param t VHPT entry to be set up. |
200 | * @param t VHPT entry to be set up. |
194 | * @param page Virtual address of the page mapped by the entry. |
201 | * @param page Virtual address of the page mapped by the entry. |
195 | * @param asid Address space identifier of the address space to which page belongs. |
202 | * @param asid Address space identifier of the address space to which page belongs. |
196 | * @param frame Physical address of the frame to wich page is mapped. |
203 | * @param frame Physical address of the frame to wich page is mapped. |
197 | * @param flags Different flags for the mapping. |
204 | * @param flags Different flags for the mapping. |
198 | */ |
205 | */ |
199 | void vhpt_set_record(vhpt_entry_t *v, __address page, asid_t asid, __address frame, int flags) |
206 | void vhpt_set_record(vhpt_entry_t *v, __address page, asid_t asid, __address frame, int flags) |
200 | { |
207 | { |
201 | region_register rr_save, rr; |
208 | region_register rr_save, rr; |
202 | index_t vrn; |
209 | index_t vrn; |
203 | rid_t rid; |
210 | rid_t rid; |
204 | __u64 tag; |
211 | __u64 tag; |
205 | 212 | ||
206 | ASSERT(v); |
213 | ASSERT(v); |
207 | 214 | ||
208 | vrn = page >> VRN_SHIFT; |
215 | vrn = page >> VRN_SHIFT; |
209 | rid = ASID2RID(asid, vrn); |
216 | rid = ASID2RID(asid, vrn); |
210 | 217 | ||
211 | /* |
218 | /* |
212 | * Compute ttag. |
219 | * Compute ttag. |
213 | */ |
220 | */ |
214 | rr_save.word = rr_read(vrn); |
221 | rr_save.word = rr_read(vrn); |
215 | rr.word = rr_save.word; |
222 | rr.word = rr_save.word; |
216 | rr.map.rid = rid; |
223 | rr.map.rid = rid; |
217 | rr_write(vrn, rr.word); |
224 | rr_write(vrn, rr.word); |
218 | srlz_i(); |
225 | srlz_i(); |
219 | tag = ttag(page); |
226 | tag = ttag(page); |
220 | rr_write(vrn, rr_save.word); |
227 | rr_write(vrn, rr_save.word); |
221 | srlz_i(); |
228 | srlz_i(); |
222 | srlz_d(); |
229 | srlz_d(); |
223 | 230 | ||
224 | /* |
231 | /* |
225 | * Clear the entry. |
232 | * Clear the entry. |
226 | */ |
233 | */ |
227 | v->word[0] = 0; |
234 | v->word[0] = 0; |
228 | v->word[1] = 0; |
235 | v->word[1] = 0; |
229 | v->word[2] = 0; |
236 | v->word[2] = 0; |
230 | v->word[3] = 0; |
237 | v->word[3] = 0; |
231 | 238 | ||
232 | v->present.p = true; |
239 | v->present.p = true; |
233 | v->present.ma = (flags & PAGE_CACHEABLE) ? MA_WRITEBACK : MA_UNCACHEABLE; |
240 | v->present.ma = (flags & PAGE_CACHEABLE) ? MA_WRITEBACK : MA_UNCACHEABLE; |
234 | v->present.a = false; /* not accessed */ |
241 | v->present.a = false; /* not accessed */ |
235 | v->present.d = false; /* not dirty */ |
242 | v->present.d = false; /* not dirty */ |
236 | v->present.pl = (flags & PAGE_USER) ? PL_USER : PL_KERNEL; |
243 | v->present.pl = (flags & PAGE_USER) ? PL_USER : PL_KERNEL; |
237 | v->present.ar = (flags & PAGE_WRITE) ? AR_WRITE : AR_READ; |
244 | v->present.ar = (flags & PAGE_WRITE) ? AR_WRITE : AR_READ; |
238 | v->present.ar |= (flags & PAGE_EXEC) ? AR_EXECUTE : 0; |
245 | v->present.ar |= (flags & PAGE_EXEC) ? AR_EXECUTE : 0; |
239 | v->present.ppn = frame >> PPN_SHIFT; |
246 | v->present.ppn = frame >> PPN_SHIFT; |
240 | v->present.ed = false; /* exception not deffered */ |
247 | v->present.ed = false; /* exception not deffered */ |
241 | v->present.ps = PAGE_WIDTH; |
248 | v->present.ps = PAGE_WIDTH; |
242 | v->present.key = 0; |
249 | v->present.key = 0; |
243 | v->present.tag.tag_word = tag; |
250 | v->present.tag.tag_word = tag; |
244 | } |
251 | } |
245 | 252 |