Rev 730 | Rev 846 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 730 | Rev 830 | ||
---|---|---|---|
1 | /* |
1 | /* |
2 | * Copyright (C) 2005 Jakub Jermar |
2 | * Copyright (C) 2005 Jakub Jermar |
3 | * All rights reserved. |
3 | * All rights reserved. |
4 | * |
4 | * |
5 | * Redistribution and use in source and binary forms, with or without |
5 | * Redistribution and use in source and binary forms, with or without |
6 | * modification, are permitted provided that the following conditions |
6 | * modification, are permitted provided that the following conditions |
7 | * are met: |
7 | * are met: |
8 | * |
8 | * |
9 | * - Redistributions of source code must retain the above copyright |
9 | * - Redistributions of source code must retain the above copyright |
10 | * notice, this list of conditions and the following disclaimer. |
10 | * notice, this list of conditions and the following disclaimer. |
11 | * - Redistributions in binary form must reproduce the above copyright |
11 | * - Redistributions in binary form must reproduce the above copyright |
12 | * notice, this list of conditions and the following disclaimer in the |
12 | * notice, this list of conditions and the following disclaimer in the |
13 | * documentation and/or other materials provided with the distribution. |
13 | * documentation and/or other materials provided with the distribution. |
14 | * - The name of the author may not be used to endorse or promote products |
14 | * - The name of the author may not be used to endorse or promote products |
15 | * derived from this software without specific prior written permission. |
15 | * derived from this software without specific prior written permission. |
16 | * |
16 | * |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
27 | */ |
27 | */ |
28 | 28 | ||
29 | #include <arch/mm/tlb.h> |
29 | #include <arch/mm/tlb.h> |
30 | #include <mm/tlb.h> |
30 | #include <mm/tlb.h> |
31 | #include <genarch/mm/asid_fifo.h> |
- | |
32 | #include <arch/mm/frame.h> |
31 | #include <arch/mm/frame.h> |
33 | #include <arch/mm/page.h> |
32 | #include <arch/mm/page.h> |
34 | #include <arch/mm/mmu.h> |
33 | #include <arch/mm/mmu.h> |
35 | #include <print.h> |
34 | #include <print.h> |
36 | #include <arch/types.h> |
35 | #include <arch/types.h> |
37 | #include <typedefs.h> |
36 | #include <typedefs.h> |
38 | #include <config.h> |
37 | #include <config.h> |
39 | #include <arch/trap/trap.h> |
38 | #include <arch/trap/trap.h> |
40 | 39 | ||
41 | /** Initialize ITLB and DTLB. |
40 | /** Initialize ITLB and DTLB. |
42 | * |
41 | * |
43 | * The goal of this function is to disable MMU |
42 | * The goal of this function is to disable MMU |
44 | * so that both TLBs can be purged and new |
43 | * so that both TLBs can be purged and new |
45 | * kernel 4M locked entry can be installed. |
44 | * kernel 4M locked entry can be installed. |
46 | * After TLB is initialized, MMU is enabled |
45 | * After TLB is initialized, MMU is enabled |
47 | * again. |
46 | * again. |
48 | * |
47 | * |
49 | * Switching MMU off imposes the requirement for |
48 | * Switching MMU off imposes the requirement for |
50 | * the kernel to run in identity mapped environment. |
49 | * the kernel to run in identity mapped environment. |
51 | */ |
50 | */ |
52 | void tlb_arch_init(void) |
51 | void tlb_arch_init(void) |
53 | { |
52 | { |
54 | tlb_tag_access_reg_t tag; |
53 | tlb_tag_access_reg_t tag; |
55 | tlb_data_t data; |
54 | tlb_data_t data; |
56 | frame_address_t fr; |
55 | frame_address_t fr; |
57 | page_address_t pg; |
56 | page_address_t pg; |
58 | 57 | ||
59 | asid_fifo_init(); |
- | |
60 | - | ||
61 | fr.address = config.base; |
58 | fr.address = config.base; |
62 | pg.address = config.base; |
59 | pg.address = config.base; |
63 | 60 | ||
64 | immu_disable(); |
61 | immu_disable(); |
65 | dmmu_disable(); |
62 | dmmu_disable(); |
66 | 63 | ||
67 | /* |
64 | /* |
68 | * For simplicity, we do identity mapping of first 4M of memory. |
65 | * For simplicity, we do identity mapping of first 4M of memory. |
69 | * The very next change should be leaving the first 4M unmapped. |
66 | * The very next change should be leaving the first 4M unmapped. |
70 | */ |
67 | */ |
71 | tag.value = 0; |
68 | tag.value = 0; |
72 | tag.vpn = pg.vpn; |
69 | tag.vpn = pg.vpn; |
73 | 70 | ||
74 | itlb_tag_access_write(tag.value); |
71 | itlb_tag_access_write(tag.value); |
75 | dtlb_tag_access_write(tag.value); |
72 | dtlb_tag_access_write(tag.value); |
76 | 73 | ||
77 | data.value = 0; |
74 | data.value = 0; |
78 | data.v = true; |
75 | data.v = true; |
79 | data.size = PAGESIZE_4M; |
76 | data.size = PAGESIZE_4M; |
80 | data.pfn = fr.pfn; |
77 | data.pfn = fr.pfn; |
81 | data.l = true; |
78 | data.l = true; |
82 | data.cp = 1; |
79 | data.cp = 1; |
83 | data.cv = 1; |
80 | data.cv = 1; |
84 | data.p = true; |
81 | data.p = true; |
85 | data.w = true; |
82 | data.w = true; |
86 | data.g = true; |
83 | data.g = true; |
87 | 84 | ||
88 | itlb_data_in_write(data.value); |
85 | itlb_data_in_write(data.value); |
89 | dtlb_data_in_write(data.value); |
86 | dtlb_data_in_write(data.value); |
90 | 87 | ||
91 | /* |
88 | /* |
92 | * Register window traps can occur before MMU is enabled again. |
89 | * Register window traps can occur before MMU is enabled again. |
93 | * This ensures that any such traps will be handled from |
90 | * This ensures that any such traps will be handled from |
94 | * kernel identity mapped trap handler. |
91 | * kernel identity mapped trap handler. |
95 | */ |
92 | */ |
96 | trap_switch_trap_table(); |
93 | trap_switch_trap_table(); |
97 | 94 | ||
98 | tlb_invalidate_all(); |
95 | tlb_invalidate_all(); |
99 | 96 | ||
100 | dmmu_enable(); |
97 | dmmu_enable(); |
101 | immu_enable(); |
98 | immu_enable(); |
102 | } |
99 | } |
103 | 100 | ||
104 | /** Print contents of both TLBs. */ |
101 | /** Print contents of both TLBs. */ |
105 | void tlb_print(void) |
102 | void tlb_print(void) |
106 | { |
103 | { |
107 | int i; |
104 | int i; |
108 | tlb_data_t d; |
105 | tlb_data_t d; |
109 | tlb_tag_read_reg_t t; |
106 | tlb_tag_read_reg_t t; |
110 | 107 | ||
111 | printf("I-TLB contents:\n"); |
108 | printf("I-TLB contents:\n"); |
112 | for (i = 0; i < ITLB_ENTRY_COUNT; i++) { |
109 | for (i = 0; i < ITLB_ENTRY_COUNT; i++) { |
113 | d.value = itlb_data_access_read(i); |
110 | d.value = itlb_data_access_read(i); |
114 | t.value = itlb_tag_read_read(i); |
111 | t.value = itlb_tag_read_read(i); |
115 | 112 | ||
116 | printf("%d: vpn=%Q, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%X, diag=%X, pfn=%X, soft=%X, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n", |
113 | printf("%d: vpn=%Q, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%X, diag=%X, pfn=%X, soft=%X, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n", |
117 | i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g); |
114 | i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g); |
118 | } |
115 | } |
119 | 116 | ||
120 | printf("D-TLB contents:\n"); |
117 | printf("D-TLB contents:\n"); |
121 | for (i = 0; i < DTLB_ENTRY_COUNT; i++) { |
118 | for (i = 0; i < DTLB_ENTRY_COUNT; i++) { |
122 | d.value = dtlb_data_access_read(i); |
119 | d.value = dtlb_data_access_read(i); |
123 | t.value = dtlb_tag_read_read(i); |
120 | t.value = dtlb_tag_read_read(i); |
124 | 121 | ||
125 | printf("%d: vpn=%Q, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%X, diag=%X, pfn=%X, soft=%X, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n", |
122 | printf("%d: vpn=%Q, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%X, diag=%X, pfn=%X, soft=%X, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n", |
126 | i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g); |
123 | i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g); |
127 | } |
124 | } |
128 | 125 | ||
129 | } |
126 | } |
130 | 127 | ||
131 | /** Invalidate all unlocked ITLB and DTLB entries. */ |
128 | /** Invalidate all unlocked ITLB and DTLB entries. */ |
132 | void tlb_invalidate_all(void) |
129 | void tlb_invalidate_all(void) |
133 | { |
130 | { |
134 | int i; |
131 | int i; |
135 | tlb_data_t d; |
132 | tlb_data_t d; |
136 | tlb_tag_read_reg_t t; |
133 | tlb_tag_read_reg_t t; |
137 | 134 | ||
138 | for (i = 0; i < ITLB_ENTRY_COUNT; i++) { |
135 | for (i = 0; i < ITLB_ENTRY_COUNT; i++) { |
139 | d.value = itlb_data_access_read(i); |
136 | d.value = itlb_data_access_read(i); |
140 | if (!d.l) { |
137 | if (!d.l) { |
141 | t.value = itlb_tag_read_read(i); |
138 | t.value = itlb_tag_read_read(i); |
142 | d.v = false; |
139 | d.v = false; |
143 | itlb_tag_access_write(t.value); |
140 | itlb_tag_access_write(t.value); |
144 | itlb_data_access_write(i, d.value); |
141 | itlb_data_access_write(i, d.value); |
145 | } |
142 | } |
146 | } |
143 | } |
147 | 144 | ||
148 | for (i = 0; i < DTLB_ENTRY_COUNT; i++) { |
145 | for (i = 0; i < DTLB_ENTRY_COUNT; i++) { |
149 | d.value = dtlb_data_access_read(i); |
146 | d.value = dtlb_data_access_read(i); |
150 | if (!d.l) { |
147 | if (!d.l) { |
151 | t.value = dtlb_tag_read_read(i); |
148 | t.value = dtlb_tag_read_read(i); |
152 | d.v = false; |
149 | d.v = false; |
153 | dtlb_tag_access_write(t.value); |
150 | dtlb_tag_access_write(t.value); |
154 | dtlb_data_access_write(i, d.value); |
151 | dtlb_data_access_write(i, d.value); |
155 | } |
152 | } |
156 | } |
153 | } |
157 | 154 | ||
158 | } |
155 | } |
159 | 156 | ||
160 | /** Invalidate all ITLB and DTLB entries that belong to specified ASID (Context). |
157 | /** Invalidate all ITLB and DTLB entries that belong to specified ASID (Context). |
161 | * |
158 | * |
162 | * @param asid Address Space ID. |
159 | * @param asid Address Space ID. |
163 | */ |
160 | */ |
164 | void tlb_invalidate_asid(asid_t asid) |
161 | void tlb_invalidate_asid(asid_t asid) |
165 | { |
162 | { |
166 | /* TODO: write asid to some Context register and encode the register in second parameter below. */ |
163 | /* TODO: write asid to some Context register and encode the register in second parameter below. */ |
167 | itlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_NUCLEUS, 0); |
164 | itlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_NUCLEUS, 0); |
168 | dtlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_NUCLEUS, 0); |
165 | dtlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_NUCLEUS, 0); |
169 | } |
166 | } |
170 | 167 | ||
171 | /** Invalidate all ITLB and DTLB entries for specified page range in specified address space. |
168 | /** Invalidate all ITLB and DTLB entries for specified page range in specified address space. |
172 | * |
169 | * |
173 | * @param asid Address Space ID. |
170 | * @param asid Address Space ID. |
174 | * @param page First page which to sweep out from ITLB and DTLB. |
171 | * @param page First page which to sweep out from ITLB and DTLB. |
175 | * @param cnt Number of ITLB and DTLB entries to invalidate. |
172 | * @param cnt Number of ITLB and DTLB entries to invalidate. |
176 | */ |
173 | */ |
177 | void tlb_invalidate_pages(asid_t asid, __address page, count_t cnt) |
174 | void tlb_invalidate_pages(asid_t asid, __address page, count_t cnt) |
178 | { |
175 | { |
179 | int i; |
176 | int i; |
180 | 177 | ||
181 | for (i = 0; i < cnt; i++) { |
178 | for (i = 0; i < cnt; i++) { |
182 | /* TODO: write asid to some Context register and encode the register in second parameter below. */ |
179 | /* TODO: write asid to some Context register and encode the register in second parameter below. */ |
183 | itlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, page + i * PAGE_SIZE); |
180 | itlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, page + i * PAGE_SIZE); |
184 | dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, page + i * PAGE_SIZE); |
181 | dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_NUCLEUS, page + i * PAGE_SIZE); |
185 | } |
182 | } |
186 | } |
183 | } |
187 | 184 |