Rev 2078 | Rev 3674 | Go to most recent revision | Only display areas with differences | Ignore whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 2078 | Rev 2927 | ||
---|---|---|---|
1 | # |
1 | # |
2 | # Copyright (c) 2005 Jakub Jermar |
2 | # Copyright (c) 2005 Jakub Jermar |
3 | # All rights reserved. |
3 | # All rights reserved. |
4 | # |
4 | # |
5 | # Redistribution and use in source and binary forms, with or without |
5 | # Redistribution and use in source and binary forms, with or without |
6 | # modification, are permitted provided that the following conditions |
6 | # modification, are permitted provided that the following conditions |
7 | # are met: |
7 | # are met: |
8 | # |
8 | # |
9 | # - Redistributions of source code must retain the above copyright |
9 | # - Redistributions of source code must retain the above copyright |
10 | # notice, this list of conditions and the following disclaimer. |
10 | # notice, this list of conditions and the following disclaimer. |
11 | # - Redistributions in binary form must reproduce the above copyright |
11 | # - Redistributions in binary form must reproduce the above copyright |
12 | # notice, this list of conditions and the following disclaimer in the |
12 | # notice, this list of conditions and the following disclaimer in the |
13 | # documentation and/or other materials provided with the distribution. |
13 | # documentation and/or other materials provided with the distribution. |
14 | # - The name of the author may not be used to endorse or promote products |
14 | # - The name of the author may not be used to endorse or promote products |
15 | # derived from this software without specific prior written permission. |
15 | # derived from this software without specific prior written permission. |
16 | # |
16 | # |
17 | # THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
17 | # THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
18 | # IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
18 | # IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
19 | # OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
19 | # OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
20 | # IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
20 | # IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
21 | # INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
21 | # INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
22 | # NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
22 | # NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
23 | # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
23 | # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
24 | # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
24 | # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
25 | # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
25 | # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
26 | # THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
26 | # THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
27 | # |
27 | # |
28 | 28 | ||
29 | #include <arch/arch.h> |
29 | #include <arch/arch.h> |
30 | #include <arch/regdef.h> |
30 | #include <arch/regdef.h> |
31 | #include <arch/boot/boot.h> |
31 | #include <arch/boot/boot.h> |
32 | #include <arch/stack.h> |
32 | #include <arch/stack.h> |
33 | 33 | ||
34 | #include <arch/mm/mmu.h> |
34 | #include <arch/mm/mmu.h> |
35 | #include <arch/mm/tlb.h> |
35 | #include <arch/mm/tlb.h> |
36 | #include <arch/mm/tte.h> |
36 | #include <arch/mm/tte.h> |
37 | 37 | ||
38 | #ifdef CONFIG_SMP |
38 | #ifdef CONFIG_SMP |
39 | #include <arch/context_offset.h> |
39 | #include <arch/context_offset.h> |
40 | #endif |
40 | #endif |
41 | 41 | ||
42 | .register %g2, #scratch |
42 | .register %g2, #scratch |
43 | .register %g3, #scratch |
43 | .register %g3, #scratch |
44 | 44 | ||
45 | .section K_TEXT_START, "ax" |
45 | .section K_TEXT_START, "ax" |
46 | 46 | ||
47 | #define BSP_FLAG 1 |
47 | #define BSP_FLAG 1 |
48 | 48 | ||
49 | /* |
49 | /* |
50 | * Here is where the kernel is passed control from the boot loader. |
50 | * Here is where the kernel is passed control from the boot loader. |
51 | * |
51 | * |
52 | * The registers are expected to be in this state: |
52 | * The registers are expected to be in this state: |
53 | * - %o0 starting address of physical memory + bootstrap processor flag |
53 | * - %o0 starting address of physical memory + bootstrap processor flag |
54 | * bits 63...1: physical memory starting address / 2 |
54 | * bits 63...1: physical memory starting address / 2 |
55 | * bit 0: non-zero on BSP processor, zero on AP processors |
55 | * bit 0: non-zero on BSP processor, zero on AP processors |
56 | * - %o1 bootinfo structure address (BSP only) |
56 | * - %o1 bootinfo structure address (BSP only) |
57 | * - %o2 bootinfo structure size (BSP only) |
57 | * - %o2 bootinfo structure size (BSP only) |
58 | * |
58 | * |
59 | * Moreover, we depend on boot having established the following environment: |
59 | * Moreover, we depend on boot having established the following environment: |
60 | * - TLBs are on |
60 | * - TLBs are on |
61 | * - identity mapping for the kernel image |
61 | * - identity mapping for the kernel image |
62 | */ |
62 | */ |
63 | 63 | ||
64 | .global kernel_image_start |
64 | .global kernel_image_start |
65 | kernel_image_start: |
65 | kernel_image_start: |
66 | mov BSP_FLAG, %l0 |
66 | mov BSP_FLAG, %l0 |
67 | and %o0, %l0, %l7 ! l7 <= bootstrap processor? |
67 | and %o0, %l0, %l7 ! l7 <= bootstrap processor? |
68 | andn %o0, %l0, %l6 ! l6 <= start of physical memory |
68 | andn %o0, %l0, %l6 ! l6 <= start of physical memory |
69 | 69 | ||
70 | ! Get bits 40:13 of physmem_base. |
70 | ! Get bits 40:13 of physmem_base. |
71 | srlx %l6, 13, %l5 |
71 | srlx %l6, 13, %l5 |
72 | sllx %l5, 13 + (63 - 40), %l5 |
72 | sllx %l5, 13 + (63 - 40), %l5 |
73 | srlx %l5, 63 - 40, %l5 ! l5 <= physmem_base[40:13] |
73 | srlx %l5, 63 - 40, %l5 ! l5 <= physmem_base[40:13] |
74 | 74 | ||
75 | /* |
75 | /* |
76 | * Setup basic runtime environment. |
76 | * Setup basic runtime environment. |
77 | */ |
77 | */ |
78 | 78 | ||
79 | wrpr %g0, NWINDOWS - 2, %cansave ! set maximum saveable windows |
79 | wrpr %g0, NWINDOWS - 2, %cansave ! set maximum saveable windows |
80 | wrpr %g0, 0, %canrestore ! get rid of windows we will |
80 | wrpr %g0, 0, %canrestore ! get rid of windows we will |
81 | ! never need again |
81 | ! never need again |
82 | wrpr %g0, 0, %otherwin ! make sure the window state is |
82 | wrpr %g0, 0, %otherwin ! make sure the window state is |
83 | ! consistent |
83 | ! consistent |
84 | wrpr %g0, NWINDOWS - 1, %cleanwin ! prevent needless clean_window |
84 | wrpr %g0, NWINDOWS - 1, %cleanwin ! prevent needless clean_window |
85 | ! traps for kernel |
85 | ! traps for kernel |
86 | 86 | ||
87 | wrpr %g0, 0, %tl ! TL = 0, primary context |
87 | wrpr %g0, 0, %tl ! TL = 0, primary context |
88 | ! register is used |
88 | ! register is used |
89 | 89 | ||
90 | wrpr %g0, PSTATE_PRIV_BIT, %pstate ! disable interrupts and disable |
90 | wrpr %g0, PSTATE_PRIV_BIT, %pstate ! disable interrupts and disable |
91 | ! 32-bit address masking |
91 | ! 32-bit address masking |
92 | 92 | ||
93 | wrpr %g0, 0, %pil ! intialize %pil |
93 | wrpr %g0, 0, %pil ! intialize %pil |
94 | 94 | ||
95 | /* |
95 | /* |
96 | * Switch to kernel trap table. |
96 | * Switch to kernel trap table. |
97 | */ |
97 | */ |
98 | sethi %hi(trap_table), %g1 |
98 | sethi %hi(trap_table), %g1 |
99 | wrpr %g1, %lo(trap_table), %tba |
99 | wrpr %g1, %lo(trap_table), %tba |
100 | 100 | ||
101 | /* |
101 | /* |
102 | * Take over the DMMU by installing locked TTE entry identically |
102 | * Take over the DMMU by installing locked TTE entry identically |
103 | * mapping the first 4M of memory. |
103 | * mapping the first 4M of memory. |
104 | * |
104 | * |
105 | * In case of DMMU, no FLUSH instructions need to be issued. Because of |
105 | * In case of DMMU, no FLUSH instructions need to be issued. Because of |
106 | * that, the old DTLB contents can be demapped pretty straightforwardly |
106 | * that, the old DTLB contents can be demapped pretty straightforwardly |
107 | * and without causing any traps. |
107 | * and without causing any traps. |
108 | */ |
108 | */ |
109 | 109 | ||
110 | wr %g0, ASI_DMMU, %asi |
110 | wr %g0, ASI_DMMU, %asi |
111 | 111 | ||
112 | #define SET_TLB_DEMAP_CMD(r1, context_id) \ |
112 | #define SET_TLB_DEMAP_CMD(r1, context_id) \ |
113 | set (TLB_DEMAP_CONTEXT << TLB_DEMAP_TYPE_SHIFT) | (context_id << \ |
113 | set (TLB_DEMAP_CONTEXT << TLB_DEMAP_TYPE_SHIFT) | (context_id << \ |
114 | TLB_DEMAP_CONTEXT_SHIFT), %r1 |
114 | TLB_DEMAP_CONTEXT_SHIFT), %r1 |
115 | 115 | ||
116 | ! demap context 0 |
116 | ! demap context 0 |
117 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS) |
117 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS) |
118 | stxa %g0, [%g1] ASI_DMMU_DEMAP |
118 | stxa %g0, [%g1] ASI_DMMU_DEMAP |
119 | membar #Sync |
119 | membar #Sync |
120 | 120 | ||
121 | #define SET_TLB_TAG(r1, context) \ |
121 | #define SET_TLB_TAG(r1, context) \ |
122 | set VMA | (context << TLB_TAG_ACCESS_CONTEXT_SHIFT), %r1 |
122 | set VMA | (context << TLB_TAG_ACCESS_CONTEXT_SHIFT), %r1 |
123 | 123 | ||
124 | ! write DTLB tag |
124 | ! write DTLB tag |
125 | SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL) |
125 | SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL) |
126 | stxa %g1, [VA_DMMU_TAG_ACCESS] %asi |
126 | stxa %g1, [VA_DMMU_TAG_ACCESS] %asi |
127 | membar #Sync |
127 | membar #Sync |
128 | 128 | ||
129 | #ifdef CONFIG_VIRT_IDX_DCACHE |
129 | #ifdef CONFIG_VIRT_IDX_DCACHE |
130 | #define TTE_LOW_DATA(imm) (TTE_CP | TTE_CV | TTE_P | LMA | (imm)) |
130 | #define TTE_LOW_DATA(imm) (TTE_CP | TTE_CV | TTE_P | LMA | (imm)) |
131 | #else /* CONFIG_VIRT_IDX_DCACHE */ |
131 | #else /* CONFIG_VIRT_IDX_DCACHE */ |
132 | #define TTE_LOW_DATA(imm) (TTE_CP | TTE_P | LMA | (imm)) |
132 | #define TTE_LOW_DATA(imm) (TTE_CP | TTE_P | LMA | (imm)) |
133 | #endif /* CONFIG_VIRT_IDX_DCACHE */ |
133 | #endif /* CONFIG_VIRT_IDX_DCACHE */ |
134 | 134 | ||
135 | #define SET_TLB_DATA(r1, r2, imm) \ |
135 | #define SET_TLB_DATA(r1, r2, imm) \ |
136 | set TTE_LOW_DATA(imm), %r1; \ |
136 | set TTE_LOW_DATA(imm), %r1; \ |
137 | or %r1, %l5, %r1; \ |
137 | or %r1, %l5, %r1; \ |
138 | mov PAGESIZE_4M, %r2; \ |
138 | mov PAGESIZE_4M, %r2; \ |
139 | sllx %r2, TTE_SIZE_SHIFT, %r2; \ |
139 | sllx %r2, TTE_SIZE_SHIFT, %r2; \ |
140 | or %r1, %r2, %r1; \ |
140 | or %r1, %r2, %r1; \ |
141 | mov 1, %r2; \ |
141 | mov 1, %r2; \ |
142 | sllx %r2, TTE_V_SHIFT, %r2; \ |
142 | sllx %r2, TTE_V_SHIFT, %r2; \ |
143 | or %r1, %r2, %r1; |
143 | or %r1, %r2, %r1; |
144 | 144 | ||
145 | ! write DTLB data and install the kernel mapping |
145 | ! write DTLB data and install the kernel mapping |
146 | SET_TLB_DATA(g1, g2, TTE_L | TTE_W) ! use non-global mapping |
146 | SET_TLB_DATA(g1, g2, TTE_L | TTE_W) ! use non-global mapping |
147 | stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG |
147 | stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG |
148 | membar #Sync |
148 | membar #Sync |
149 | 149 | ||
150 | /* |
150 | /* |
151 | * Because we cannot use global mappings (because we want to have |
151 | * Because we cannot use global mappings (because we want to have |
152 | * separate 64-bit address spaces for both the kernel and the |
152 | * separate 64-bit address spaces for both the kernel and the |
153 | * userspace), we prepare the identity mapping also in context 1. This |
153 | * userspace), we prepare the identity mapping also in context 1. This |
154 | * step is required by the code installing the ITLB mapping. |
154 | * step is required by the code installing the ITLB mapping. |
155 | */ |
155 | */ |
156 | ! write DTLB tag of context 1 (i.e. MEM_CONTEXT_TEMP) |
156 | ! write DTLB tag of context 1 (i.e. MEM_CONTEXT_TEMP) |
157 | SET_TLB_TAG(g1, MEM_CONTEXT_TEMP) |
157 | SET_TLB_TAG(g1, MEM_CONTEXT_TEMP) |
158 | stxa %g1, [VA_DMMU_TAG_ACCESS] %asi |
158 | stxa %g1, [VA_DMMU_TAG_ACCESS] %asi |
159 | membar #Sync |
159 | membar #Sync |
160 | 160 | ||
161 | ! write DTLB data and install the kernel mapping in context 1 |
161 | ! write DTLB data and install the kernel mapping in context 1 |
162 | SET_TLB_DATA(g1, g2, TTE_W) ! use non-global mapping |
162 | SET_TLB_DATA(g1, g2, TTE_W) ! use non-global mapping |
163 | stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG |
163 | stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG |
164 | membar #Sync |
164 | membar #Sync |
165 | 165 | ||
166 | /* |
166 | /* |
167 | * Now is time to take over the IMMU. Unfortunatelly, it cannot be done |
167 | * Now is time to take over the IMMU. Unfortunatelly, it cannot be done |
168 | * as easily as the DMMU, because the IMMU is mapping the code it |
168 | * as easily as the DMMU, because the IMMU is mapping the code it |
169 | * executes. |
169 | * executes. |
170 | * |
170 | * |
171 | * [ Note that brave experiments with disabling the IMMU and using the |
171 | * [ Note that brave experiments with disabling the IMMU and using the |
172 | * DMMU approach failed after a dozen of desparate days with only little |
172 | * DMMU approach failed after a dozen of desparate days with only little |
173 | * success. ] |
173 | * success. ] |
174 | * |
174 | * |
175 | * The approach used here is inspired from OpenBSD. First, the kernel |
175 | * The approach used here is inspired from OpenBSD. First, the kernel |
176 | * creates IMMU mapping for itself in context 1 (MEM_CONTEXT_TEMP) and |
176 | * creates IMMU mapping for itself in context 1 (MEM_CONTEXT_TEMP) and |
177 | * switches to it. Context 0 (MEM_CONTEXT_KERNEL) can be demapped |
177 | * switches to it. Context 0 (MEM_CONTEXT_KERNEL) can be demapped |
178 | * afterwards and replaced with the kernel permanent mapping. Finally, |
178 | * afterwards and replaced with the kernel permanent mapping. Finally, |
179 | * the kernel switches back to context 0 and demaps context 1. |
179 | * the kernel switches back to context 0 and demaps context 1. |
180 | * |
180 | * |
181 | * Moreover, the IMMU requires use of the FLUSH instructions. But that |
181 | * Moreover, the IMMU requires use of the FLUSH instructions. But that |
182 | * is OK because we always use operands with addresses already mapped by |
182 | * is OK because we always use operands with addresses already mapped by |
183 | * the taken over DTLB. |
183 | * the taken over DTLB. |
184 | */ |
184 | */ |
185 | 185 | ||
186 | set kernel_image_start, %g5 |
186 | set kernel_image_start, %g5 |
187 | 187 | ||
188 | ! write ITLB tag of context 1 |
188 | ! write ITLB tag of context 1 |
189 | SET_TLB_TAG(g1, MEM_CONTEXT_TEMP) |
189 | SET_TLB_TAG(g1, MEM_CONTEXT_TEMP) |
190 | mov VA_DMMU_TAG_ACCESS, %g2 |
190 | mov VA_DMMU_TAG_ACCESS, %g2 |
191 | stxa %g1, [%g2] ASI_IMMU |
191 | stxa %g1, [%g2] ASI_IMMU |
192 | flush %g5 |
192 | flush %g5 |
193 | 193 | ||
194 | ! write ITLB data and install the temporary mapping in context 1 |
194 | ! write ITLB data and install the temporary mapping in context 1 |
195 | SET_TLB_DATA(g1, g2, 0) ! use non-global mapping |
195 | SET_TLB_DATA(g1, g2, 0) ! use non-global mapping |
196 | stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG |
196 | stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG |
197 | flush %g5 |
197 | flush %g5 |
198 | 198 | ||
199 | ! switch to context 1 |
199 | ! switch to context 1 |
200 | mov MEM_CONTEXT_TEMP, %g1 |
200 | mov MEM_CONTEXT_TEMP, %g1 |
201 | stxa %g1, [VA_PRIMARY_CONTEXT_REG] %asi ! ASI_DMMU is correct here !!! |
201 | stxa %g1, [VA_PRIMARY_CONTEXT_REG] %asi ! ASI_DMMU is correct here !!! |
202 | flush %g5 |
202 | flush %g5 |
203 | 203 | ||
204 | ! demap context 0 |
204 | ! demap context 0 |
205 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS) |
205 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS) |
206 | stxa %g0, [%g1] ASI_IMMU_DEMAP |
206 | stxa %g0, [%g1] ASI_IMMU_DEMAP |
207 | flush %g5 |
207 | flush %g5 |
208 | 208 | ||
209 | ! write ITLB tag of context 0 |
209 | ! write ITLB tag of context 0 |
210 | SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL) |
210 | SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL) |
211 | mov VA_DMMU_TAG_ACCESS, %g2 |
211 | mov VA_DMMU_TAG_ACCESS, %g2 |
212 | stxa %g1, [%g2] ASI_IMMU |
212 | stxa %g1, [%g2] ASI_IMMU |
213 | flush %g5 |
213 | flush %g5 |
214 | 214 | ||
215 | ! write ITLB data and install the permanent kernel mapping in context 0 |
215 | ! write ITLB data and install the permanent kernel mapping in context 0 |
216 | SET_TLB_DATA(g1, g2, TTE_L) ! use non-global mapping |
216 | SET_TLB_DATA(g1, g2, TTE_L) ! use non-global mapping |
217 | stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG |
217 | stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG |
218 | flush %g5 |
218 | flush %g5 |
219 | 219 | ||
220 | ! enter nucleus - using context 0 |
220 | ! enter nucleus - using context 0 |
221 | wrpr %g0, 1, %tl |
221 | wrpr %g0, 1, %tl |
222 | 222 | ||
223 | ! demap context 1 |
223 | ! demap context 1 |
224 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_PRIMARY) |
224 | SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_PRIMARY) |
225 | stxa %g0, [%g1] ASI_IMMU_DEMAP |
225 | stxa %g0, [%g1] ASI_IMMU_DEMAP |
226 | flush %g5 |
226 | flush %g5 |
227 | 227 | ||
228 | ! set context 0 in the primary context register |
228 | ! set context 0 in the primary context register |
229 | stxa %g0, [VA_PRIMARY_CONTEXT_REG] %asi ! ASI_DMMU is correct here !!! |
229 | stxa %g0, [VA_PRIMARY_CONTEXT_REG] %asi ! ASI_DMMU is correct here !!! |
230 | flush %g5 |
230 | flush %g5 |
231 | 231 | ||
232 | ! leave nucleus - using primary context, i.e. context 0 |
232 | ! leave nucleus - using primary context, i.e. context 0 |
233 | wrpr %g0, 0, %tl |
233 | wrpr %g0, 0, %tl |
234 | 234 | ||
235 | brz %l7, 1f ! skip if you are not the bootstrap CPU |
235 | brz %l7, 1f ! skip if you are not the bootstrap CPU |
236 | nop |
236 | nop |
237 | 237 | ||
238 | /* |
238 | /* |
239 | * Save physmem_base for use by the mm subsystem. |
239 | * Save physmem_base for use by the mm subsystem. |
240 | * %l6 contains starting physical address |
240 | * %l6 contains starting physical address |
241 | */ |
241 | */ |
242 | sethi %hi(physmem_base), %l4 |
242 | sethi %hi(physmem_base), %l4 |
243 | stx %l6, [%l4 + %lo(physmem_base)] |
243 | stx %l6, [%l4 + %lo(physmem_base)] |
244 | 244 | ||
245 | /* |
245 | /* |
246 | * Precompute kernel 8K TLB data template. |
246 | * Precompute kernel 8K TLB data template. |
247 | * %l5 contains starting physical address bits [40:13] |
247 | * %l5 contains starting physical address bits [40:13] |
248 | */ |
248 | */ |
249 | sethi %hi(kernel_8k_tlb_data_template), %l4 |
249 | sethi %hi(kernel_8k_tlb_data_template), %l4 |
250 | ldx [%l4 + %lo(kernel_8k_tlb_data_template)], %l3 |
250 | ldx [%l4 + %lo(kernel_8k_tlb_data_template)], %l3 |
251 | or %l3, %l5, %l3 |
251 | or %l3, %l5, %l3 |
252 | stx %l3, [%l4 + %lo(kernel_8k_tlb_data_template)] |
252 | stx %l3, [%l4 + %lo(kernel_8k_tlb_data_template)] |
253 | 253 | ||
254 | /* |
254 | /* |
255 | * Flush D-Cache. |
255 | * Flush D-Cache. |
256 | */ |
256 | */ |
257 | call dcache_flush |
257 | call dcache_flush |
258 | nop |
258 | nop |
259 | 259 | ||
260 | /* |
260 | /* |
261 | * So far, we have not touched the stack. |
261 | * So far, we have not touched the stack. |
262 | * It is a good idea to set the kernel stack to a known state now. |
262 | * It is a good idea to set the kernel stack to a known state now. |
263 | */ |
263 | */ |
264 | sethi %hi(temporary_boot_stack), %sp |
264 | sethi %hi(temporary_boot_stack), %sp |
265 | or %sp, %lo(temporary_boot_stack), %sp |
265 | or %sp, %lo(temporary_boot_stack), %sp |
266 | sub %sp, STACK_BIAS, %sp |
266 | sub %sp, STACK_BIAS, %sp |
267 | 267 | ||
268 | sethi %hi(bootinfo), %o0 |
268 | sethi %hi(bootinfo), %o0 |
269 | call memcpy ! copy bootinfo |
269 | call memcpy ! copy bootinfo |
270 | or %o0, %lo(bootinfo), %o0 |
270 | or %o0, %lo(bootinfo), %o0 |
271 | 271 | ||
272 | call arch_pre_main |
272 | call arch_pre_main |
273 | nop |
273 | nop |
274 | 274 | ||
275 | call main_bsp |
275 | call main_bsp |
276 | nop |
276 | nop |
277 | 277 | ||
278 | /* Not reached. */ |
278 | /* Not reached. */ |
279 | 279 | ||
280 | 0: |
280 | 0: |
281 | ba 0b |
281 | ba 0b |
282 | nop |
282 | nop |
283 | 283 | ||
284 | 284 | ||
285 | /* |
285 | /* |
286 | * Read MID from the processor. |
286 | * Read MID from the processor. |
287 | */ |
287 | */ |
288 | 1: |
288 | 1: |
289 | ldxa [%g0] ASI_UPA_CONFIG, %g1 |
289 | ldxa [%g0] ASI_UPA_CONFIG, %g1 |
290 | srlx %g1, UPA_CONFIG_MID_SHIFT, %g1 |
290 | srlx %g1, UPA_CONFIG_MID_SHIFT, %g1 |
291 | and %g1, UPA_CONFIG_MID_MASK, %g1 |
291 | and %g1, UPA_CONFIG_MID_MASK, %g1 |
292 | 292 | ||
293 | #ifdef CONFIG_SMP |
293 | #ifdef CONFIG_SMP |
294 | /* |
294 | /* |
295 | * Active loop for APs until the BSP picks them up. A processor cannot |
295 | * Active loop for APs until the BSP picks them up. A processor cannot |
296 | * leave the loop until the global variable 'waking_up_mid' equals its |
296 | * leave the loop until the global variable 'waking_up_mid' equals its |
297 | * MID. |
297 | * MID. |
298 | */ |
298 | */ |
299 | set waking_up_mid, %g2 |
299 | set waking_up_mid, %g2 |
300 | 2: |
300 | 2: |
301 | ldx [%g2], %g3 |
301 | ldx [%g2], %g3 |
302 | cmp %g3, %g1 |
302 | cmp %g3, %g1 |
303 | bne 2b |
303 | bne 2b |
304 | nop |
304 | nop |
305 | 305 | ||
306 | /* |
306 | /* |
307 | * Configure stack for the AP. |
307 | * Configure stack for the AP. |
308 | * The AP is expected to use the stack saved |
308 | * The AP is expected to use the stack saved |
309 | * in the ctx global variable. |
309 | * in the ctx global variable. |
310 | */ |
310 | */ |
311 | set ctx, %g1 |
311 | set ctx, %g1 |
312 | add %g1, OFFSET_SP, %g1 |
312 | add %g1, OFFSET_SP, %g1 |
313 | ldx [%g1], %o6 |
313 | ldx [%g1], %o6 |
314 | 314 | ||
315 | call main_ap |
315 | call main_ap |
316 | nop |
316 | nop |
317 | 317 | ||
318 | /* Not reached. */ |
318 | /* Not reached. */ |
319 | #endif |
319 | #endif |
320 | 320 | ||
321 | 0: |
321 | 0: |
322 | ba 0b |
322 | ba 0b |
323 | nop |
323 | nop |
324 | 324 | ||
325 | 325 | ||
326 | .section K_DATA_START, "aw", @progbits |
326 | .section K_DATA_START, "aw", @progbits |
327 | 327 | ||
328 | /* |
328 | /* |
329 | * Create small stack to be used by the bootstrap processor. It is going to be |
329 | * Create small stack to be used by the bootstrap processor. It is going to be |
330 | * used only for a very limited period of time, but we switch to it anyway, |
330 | * used only for a very limited period of time, but we switch to it anyway, |
331 | * just to be sure we are properly initialized. |
331 | * just to be sure we are properly initialized. |
332 | */ |
332 | */ |
333 | 333 | ||
334 | #define INITIAL_STACK_SIZE 1024 |
334 | #define INITIAL_STACK_SIZE 1024 |
335 | 335 | ||
336 | .align STACK_ALIGNMENT |
336 | .align STACK_ALIGNMENT |
337 | .space INITIAL_STACK_SIZE |
337 | .space INITIAL_STACK_SIZE |
338 | .align STACK_ALIGNMENT |
338 | .align STACK_ALIGNMENT |
339 | temporary_boot_stack: |
339 | temporary_boot_stack: |
340 | .space STACK_WINDOW_SAVE_AREA_SIZE |
340 | .space STACK_WINDOW_SAVE_AREA_SIZE |
341 | 341 | ||
342 | 342 | ||
343 | .data |
343 | .data |
344 | 344 | ||
345 | .align 8 |
345 | .align 8 |
346 | .global physmem_base ! copy of the physical memory base address |
346 | .global physmem_base ! copy of the physical memory base address |
347 | physmem_base: |
347 | physmem_base: |
348 | .quad 0 |
348 | .quad 0 |
349 | 349 | ||
350 | /* |
350 | /* |
351 | * This variable is used by the fast_data_MMU_miss trap handler. In runtime, it |
351 | * This variable is used by the fast_data_MMU_miss trap handler. In runtime, it |
352 | * is further modified to reflect the starting address of physical memory. |
352 | * is further modified to reflect the starting address of physical memory. |
353 | */ |
353 | */ |
354 | .global kernel_8k_tlb_data_template |
354 | .global kernel_8k_tlb_data_template |
355 | kernel_8k_tlb_data_template: |
355 | kernel_8k_tlb_data_template: |
356 | #ifdef CONFIG_VIRT_IDX_DCACHE |
356 | #ifdef CONFIG_VIRT_IDX_DCACHE |
357 | .quad ((1 << TTE_V_SHIFT) | (PAGESIZE_8K << TTE_SIZE_SHIFT) | TTE_CP | \ |
357 | .quad ((1 << TTE_V_SHIFT) | (PAGESIZE_8K << TTE_SIZE_SHIFT) | TTE_CP | \ |
358 | TTE_CV | TTE_P | TTE_W) |
358 | TTE_CV | TTE_P | TTE_W) |
359 | #else /* CONFIG_VIRT_IDX_DCACHE */ |
359 | #else /* CONFIG_VIRT_IDX_DCACHE */ |
360 | .quad ((1 << TTE_V_SHIFT) | (PAGESIZE_8K << TTE_SIZE_SHIFT) | TTE_CP | \ |
360 | .quad ((1 << TTE_V_SHIFT) | (PAGESIZE_8K << TTE_SIZE_SHIFT) | TTE_CP | \ |
361 | TTE_P | TTE_W) |
361 | TTE_P | TTE_W) |
362 | #endif /* CONFIG_VIRT_IDX_DCACHE */ |
362 | #endif /* CONFIG_VIRT_IDX_DCACHE */ |
363 | 363 | ||
364 | 364 |