Rev 4339 | Rev 4346 | Go to most recent revision | Only display areas with differences | Regard whitespace | Details | Blame | Last modification | View Log | RSS feed
Rev 4339 | Rev 4341 | ||
---|---|---|---|
1 | /* |
1 | /* |
2 | * Copyright (c) 2006 Martin Decky |
2 | * Copyright (c) 2006 Martin Decky |
3 | * All rights reserved. |
3 | * All rights reserved. |
4 | * |
4 | * |
5 | * Redistribution and use in source and binary forms, with or without |
5 | * Redistribution and use in source and binary forms, with or without |
6 | * modification, are permitted provided that the following conditions |
6 | * modification, are permitted provided that the following conditions |
7 | * are met: |
7 | * are met: |
8 | * |
8 | * |
9 | * - Redistributions of source code must retain the above copyright |
9 | * - Redistributions of source code must retain the above copyright |
10 | * notice, this list of conditions and the following disclaimer. |
10 | * notice, this list of conditions and the following disclaimer. |
11 | * - Redistributions in binary form must reproduce the above copyright |
11 | * - Redistributions in binary form must reproduce the above copyright |
12 | * notice, this list of conditions and the following disclaimer in the |
12 | * notice, this list of conditions and the following disclaimer in the |
13 | * documentation and/or other materials provided with the distribution. |
13 | * documentation and/or other materials provided with the distribution. |
14 | * - The name of the author may not be used to endorse or promote products |
14 | * - The name of the author may not be used to endorse or promote products |
15 | * derived from this software without specific prior written permission. |
15 | * derived from this software without specific prior written permission. |
16 | * |
16 | * |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
27 | */ |
27 | */ |
28 | 28 | ||
29 | /** @addtogroup ppc32mm |
29 | /** @addtogroup ppc32mm |
30 | * @{ |
30 | * @{ |
31 | */ |
31 | */ |
32 | /** @file |
32 | /** @file |
33 | */ |
33 | */ |
34 | 34 | ||
35 | #include <mm/tlb.h> |
35 | #include <mm/tlb.h> |
36 | #include <arch/mm/tlb.h> |
36 | #include <arch/mm/tlb.h> |
37 | #include <arch/interrupt.h> |
37 | #include <arch/interrupt.h> |
38 | #include <interrupt.h> |
38 | #include <interrupt.h> |
39 | #include <mm/as.h> |
39 | #include <mm/as.h> |
40 | #include <arch.h> |
40 | #include <arch.h> |
41 | #include <print.h> |
41 | #include <print.h> |
42 | #include <symtab.h> |
42 | #include <symtab.h> |
- | 43 | #include <macros.h> |
|
- | 44 | ||
- | 45 | ||
- | 46 | static unsigned int seed = 10; |
|
- | 47 | static unsigned int seed_real __attribute__ ((section("K_UNMAPPED_DATA_START"))) = 42; |
|
- | 48 | ||
- | 49 | ||
- | 50 | #define TLB_FLUSH \ |
|
- | 51 | "tlbie %0\n" \ |
|
- | 52 | "addi %0, %0, 0x1000\n" |
|
43 | 53 | ||
44 | 54 | ||
45 | /** Try to find PTE for faulting address |
55 | /** Try to find PTE for faulting address |
46 | * |
56 | * |
47 | * Try to find PTE for faulting address. |
57 | * Try to find PTE for faulting address. |
48 | * The as->lock must be held on entry to this function |
58 | * The as->lock must be held on entry to this function |
49 | * if lock is true. |
59 | * if lock is true. |
50 | * |
60 | * |
51 | * @param as Address space. |
61 | * @param as Address space. |
52 | * @param lock Lock/unlock the address space. |
62 | * @param lock Lock/unlock the address space. |
53 | * @param badvaddr Faulting virtual address. |
63 | * @param badvaddr Faulting virtual address. |
54 | * @param access Access mode that caused the fault. |
64 | * @param access Access mode that caused the fault. |
55 | * @param istate Pointer to interrupted state. |
65 | * @param istate Pointer to interrupted state. |
56 | * @param pfrc Pointer to variable where as_page_fault() return code |
66 | * @param pfrc Pointer to variable where as_page_fault() return code |
57 | * will be stored. |
67 | * will be stored. |
58 | * @return PTE on success, NULL otherwise. |
68 | * @return PTE on success, NULL otherwise. |
59 | * |
69 | * |
60 | */ |
70 | */ |
61 | static pte_t * |
71 | static pte_t * |
62 | find_mapping_and_check(as_t *as, bool lock, uintptr_t badvaddr, int access, |
72 | find_mapping_and_check(as_t *as, bool lock, uintptr_t badvaddr, int access, |
63 | istate_t *istate, int *pfrc) |
73 | istate_t *istate, int *pfrc) |
64 | { |
74 | { |
65 | /* |
75 | /* |
66 | * Check if the mapping exists in page tables. |
76 | * Check if the mapping exists in page tables. |
67 | */ |
77 | */ |
68 | pte_t *pte = page_mapping_find(as, badvaddr); |
78 | pte_t *pte = page_mapping_find(as, badvaddr); |
69 | if ((pte) && (pte->p)) { |
79 | if ((pte) && (pte->present)) { |
70 | /* |
80 | /* |
71 | * Mapping found in page tables. |
81 | * Mapping found in page tables. |
72 | * Immediately succeed. |
82 | * Immediately succeed. |
73 | */ |
83 | */ |
74 | return pte; |
84 | return pte; |
75 | } else { |
85 | } else { |
76 | int rc; |
86 | int rc; |
77 | 87 | ||
78 | /* |
88 | /* |
79 | * Mapping not found in page tables. |
89 | * Mapping not found in page tables. |
80 | * Resort to higher-level page fault handler. |
90 | * Resort to higher-level page fault handler. |
81 | */ |
91 | */ |
82 | page_table_unlock(as, lock); |
92 | page_table_unlock(as, lock); |
83 | switch (rc = as_page_fault(badvaddr, access, istate)) { |
93 | switch (rc = as_page_fault(badvaddr, access, istate)) { |
84 | case AS_PF_OK: |
94 | case AS_PF_OK: |
85 | /* |
95 | /* |
86 | * The higher-level page fault handler succeeded, |
96 | * The higher-level page fault handler succeeded, |
87 | * The mapping ought to be in place. |
97 | * The mapping ought to be in place. |
88 | */ |
98 | */ |
89 | page_table_lock(as, lock); |
99 | page_table_lock(as, lock); |
90 | pte = page_mapping_find(as, badvaddr); |
100 | pte = page_mapping_find(as, badvaddr); |
91 | ASSERT((pte) && (pte->p)); |
101 | ASSERT((pte) && (pte->present)); |
92 | *pfrc = 0; |
102 | *pfrc = 0; |
93 | return pte; |
103 | return pte; |
94 | case AS_PF_DEFER: |
104 | case AS_PF_DEFER: |
95 | page_table_lock(as, lock); |
105 | page_table_lock(as, lock); |
96 | *pfrc = rc; |
106 | *pfrc = rc; |
97 | return NULL; |
107 | return NULL; |
98 | case AS_PF_FAULT: |
108 | case AS_PF_FAULT: |
99 | page_table_lock(as, lock); |
109 | page_table_lock(as, lock); |
100 | *pfrc = rc; |
110 | *pfrc = rc; |
101 | return NULL; |
111 | return NULL; |
102 | default: |
112 | default: |
103 | panic("Unexpected rc (%d).", rc); |
113 | panic("Unexpected rc (%d).", rc); |
104 | } |
114 | } |
105 | } |
115 | } |
106 | } |
116 | } |
107 | 117 | ||
108 | 118 | ||
109 | static void pht_refill_fail(uintptr_t badvaddr, istate_t *istate) |
119 | static void pht_refill_fail(uintptr_t badvaddr, istate_t *istate) |
110 | { |
120 | { |
111 | char *symbol = ""; |
121 | char *symbol = ""; |
112 | char *sym2 = ""; |
122 | char *sym2 = ""; |
113 | 123 | ||
114 | char *s = get_symtab_entry(istate->pc); |
124 | char *str = get_symtab_entry(istate->pc); |
115 | if (s) |
125 | if (str) |
116 | symbol = s; |
126 | symbol = str; |
117 | s = get_symtab_entry(istate->lr); |
127 | str = get_symtab_entry(istate->lr); |
118 | if (s) |
128 | if (str) |
119 | sym2 = s; |
129 | sym2 = str; |
120 | 130 | ||
121 | fault_if_from_uspace(istate, |
131 | fault_if_from_uspace(istate, |
122 | "%p: PHT Refill Exception at %p (%s<-%s).", badvaddr, |
132 | "PHT Refill Exception on %p.", badvaddr); |
123 | istate->pc, symbol, sym2); |
- | |
124 | panic("%p: PHT Refill Exception at %p (%s<-%s).", badvaddr, |
133 | panic("%p: PHT Refill Exception at %p (%s<-%s).", badvaddr, |
125 | istate->pc, symbol, sym2); |
134 | istate->pc, symbol, sym2); |
126 | } |
135 | } |
127 | 136 | ||
128 | 137 | ||
129 | static void pht_insert(const uintptr_t vaddr, const pfn_t pfn) |
138 | static void pht_insert(const uintptr_t vaddr, const pte_t *pte) |
130 | { |
139 | { |
131 | uint32_t page = (vaddr >> 12) & 0xffff; |
140 | uint32_t page = (vaddr >> 12) & 0xffff; |
132 | uint32_t api = (vaddr >> 22) & 0x3f; |
141 | uint32_t api = (vaddr >> 22) & 0x3f; |
133 | 142 | ||
134 | uint32_t vsid; |
143 | uint32_t vsid; |
135 | asm volatile ( |
144 | asm volatile ( |
136 | "mfsrin %0, %1\n" |
145 | "mfsrin %0, %1\n" |
137 | : "=r" (vsid) |
146 | : "=r" (vsid) |
138 | : "r" (vaddr) |
147 | : "r" (vaddr) |
139 | ); |
148 | ); |
140 | 149 | ||
141 | uint32_t sdr1; |
150 | uint32_t sdr1; |
142 | asm volatile ( |
151 | asm volatile ( |
143 | "mfsdr1 %0\n" |
152 | "mfsdr1 %0\n" |
144 | : "=r" (sdr1) |
153 | : "=r" (sdr1) |
145 | ); |
154 | ); |
146 | phte_t *phte = (phte_t *) PA2KA(sdr1 & 0xffff0000); |
155 | phte_t *phte = (phte_t *) PA2KA(sdr1 & 0xffff0000); |
147 | 156 | ||
148 | /* Primary hash (xor) */ |
157 | /* Primary hash (xor) */ |
149 | uint32_t h = 0; |
158 | uint32_t h = 0; |
150 | uint32_t hash = vsid ^ page; |
159 | uint32_t hash = vsid ^ page; |
151 | uint32_t base = (hash & 0x3ff) << 3; |
160 | uint32_t base = (hash & 0x3ff) << 3; |
152 | uint32_t i; |
161 | uint32_t i; |
153 | bool found = false; |
162 | bool found = false; |
154 | 163 | ||
155 | /* Find unused or colliding |
- | |
156 | PTE in PTEG */ |
164 | /* Find colliding PTE in PTEG */ |
157 | for (i = 0; i < 8; i++) { |
165 | for (i = 0; i < 8; i++) { |
- | 166 | if ((phte[base + i].v) |
|
158 | if ((!phte[base + i].v) || ((phte[base + i].vsid == vsid) && |
167 | && (phte[base + i].vsid == vsid) |
159 | (phte[base + i].api == api))) { |
168 | && (phte[base + i].api == api) |
- | 169 | && (phte[base + i].h == 0)) { |
|
160 | found = true; |
170 | found = true; |
161 | break; |
171 | break; |
162 | } |
172 | } |
163 | } |
173 | } |
164 | 174 | ||
165 | if (!found) { |
175 | if (!found) { |
166 | /* Secondary hash (not) */ |
- | |
167 | uint32_t base2 = (~hash & 0x3ff) << 3; |
- | |
168 | - | ||
169 | /* Find unused or colliding |
176 | /* Find unused PTE in PTEG */ |
170 | PTE in PTEG */ |
- | |
171 | for (i = 0; i < 8; i++) { |
177 | for (i = 0; i < 8; i++) { |
172 | if ((!phte[base2 + i].v) || |
178 | if (!phte[base + i].v) { |
173 | ((phte[base2 + i].vsid == vsid) && |
- | |
174 | (phte[base2 + i].api == api))) { |
- | |
175 | found = true; |
179 | found = true; |
176 | base = base2; |
- | |
177 | h = 1; |
- | |
178 | break; |
180 | break; |
179 | } |
181 | } |
180 | } |
182 | } |
181 | - | ||
182 | if (!found) { |
- | |
183 | // TODO: A/C precedence groups |
- | |
184 | i = page % 8; |
- | |
185 | } |
- | |
186 | } |
- | |
187 | - | ||
188 | phte[base + i].v = 1; |
- | |
189 | phte[base + i].vsid = vsid; |
- | |
190 | phte[base + i].h = h; |
- | |
191 | phte[base + i].api = api; |
- | |
192 | phte[base + i].rpn = pfn; |
- | |
193 | phte[base + i].r = 0; |
- | |
194 | phte[base + i].c = 0; |
- | |
195 | phte[base + i].pp = 2; // FIXME |
- | |
196 | } |
183 | } |
197 | 184 | ||
- | 185 | if (!found) { |
|
- | 186 | /* Secondary hash (not) */ |
|
- | 187 | uint32_t base2 = (~hash & 0x3ff) << 3; |
|
198 | 188 | ||
199 | static void pht_real_insert(const uintptr_t vaddr, const pfn_t pfn) |
- | |
200 | { |
- | |
201 | uint32_t page = (vaddr >> 12) & 0xffff; |
- | |
202 | uint32_t api = (vaddr >> 22) & 0x3f; |
- | |
203 | - | ||
204 | uint32_t vsid; |
- | |
205 | asm volatile ( |
- | |
206 | "mfsrin %0, %1\n" |
- | |
207 | : "=r" (vsid) |
- | |
208 | : "r" (vaddr) |
- | |
209 | ); |
- | |
210 | - | ||
211 | uint32_t sdr1; |
- | |
212 | asm volatile ( |
- | |
213 | "mfsdr1 %0\n" |
- | |
214 | : "=r" (sdr1) |
- | |
215 | ); |
- | |
216 | phte_t *phte_physical = (phte_t *) (sdr1 & 0xffff0000); |
- | |
217 | - | ||
218 | /* Primary hash (xor) */ |
- | |
219 | uint32_t h = 0; |
- | |
220 | uint32_t hash = vsid ^ page; |
- | |
221 | uint32_t base = (hash & 0x3ff) << 3; |
- | |
222 | uint32_t i; |
- | |
223 | bool found = false; |
- | |
224 | - | ||
225 | /* Find unused or colliding |
- | |
226 | PTE in PTEG */ |
189 | /* Find colliding PTE in PTEG */ |
227 | for (i = 0; i < 8; i++) { |
190 | for (i = 0; i < 8; i++) { |
228 | if ((!phte_physical[base + i].v) || |
191 | if ((phte[base2 + i].v) |
229 | ((phte_physical[base + i].vsid == vsid) && |
192 | && (phte[base2 + i].vsid == vsid) |
230 | (phte_physical[base + i].api == api))) { |
193 | && (phte[base2 + i].api == api) |
- | 194 | && (phte[base2 + i].h == 1)) { |
|
231 | found = true; |
195 | found = true; |
- | 196 | base = base2; |
|
- | 197 | h = 1; |
|
232 | break; |
198 | break; |
233 | } |
199 | } |
234 | } |
200 | } |
235 | 201 | ||
236 | if (!found) { |
202 | if (!found) { |
237 | /* Secondary hash (not) */ |
- | |
238 | uint32_t base2 = (~hash & 0x3ff) << 3; |
- | |
239 | - | ||
240 | /* Find unused or colliding |
203 | /* Find unused PTE in PTEG */ |
241 | PTE in PTEG */ |
- | |
242 | for (i = 0; i < 8; i++) { |
204 | for (i = 0; i < 8; i++) { |
243 | if ((!phte_physical[base2 + i].v) || |
205 | if (!phte[base2 + i].v) { |
244 | ((phte_physical[base2 + i].vsid == vsid) && |
- | |
245 | (phte_physical[base2 + i].api == api))) { |
- | |
246 | found = true; |
206 | found = true; |
247 | base = base2; |
207 | base = base2; |
248 | h = 1; |
208 | h = 1; |
249 | break; |
209 | break; |
250 | } |
210 | } |
251 | } |
211 | } |
252 | - | ||
253 | if (!found) { |
- | |
254 | // TODO: A/C precedence groups |
- | |
255 | i = page % 8; |
- | |
256 | } |
212 | } |
- | 213 | ||
- | 214 | if (!found) |
|
- | 215 | i = RANDI(seed) % 8; |
|
257 | } |
216 | } |
258 | 217 | ||
259 | phte_physical[base + i].v = 1; |
218 | phte[base + i].v = 1; |
260 | phte_physical[base + i].vsid = vsid; |
219 | phte[base + i].vsid = vsid; |
261 | phte_physical[base + i].h = h; |
220 | phte[base + i].h = h; |
262 | phte_physical[base + i].api = api; |
221 | phte[base + i].api = api; |
263 | phte_physical[base + i].rpn = pfn; |
222 | phte[base + i].rpn = pte->pfn; |
264 | phte_physical[base + i].r = 0; |
223 | phte[base + i].r = 0; |
265 | phte_physical[base + i].c = 0; |
224 | phte[base + i].c = 0; |
- | 225 | phte[base + i].wimg = (pte->page_cache_disable ? WIMG_NO_CACHE : 0); |
|
266 | phte_physical[base + i].pp = 2; // FIXME |
226 | phte[base + i].pp = 2; // FIXME |
267 | } |
227 | } |
268 | 228 | ||
269 | 229 | ||
270 | /** Process Instruction/Data Storage Interrupt |
230 | /** Process Instruction/Data Storage Exception |
271 | * |
231 | * |
272 | * @param n Interrupt vector number. |
232 | * @param n Exception vector number. |
273 | * @param istate Interrupted register context. |
233 | * @param istate Interrupted register context. |
274 | * |
234 | * |
275 | */ |
235 | */ |
276 | void pht_refill(int n, istate_t *istate) |
236 | void pht_refill(int n, istate_t *istate) |
277 | { |
237 | { |
278 | uintptr_t badvaddr; |
238 | uintptr_t badvaddr; |
279 | pte_t *pte; |
239 | pte_t *pte; |
280 | int pfrc; |
240 | int pfrc; |
281 | as_t *as; |
241 | as_t *as; |
282 | bool lock; |
242 | bool lock; |
283 | 243 | ||
284 | if (AS == NULL) { |
244 | if (AS == NULL) { |
285 | as = AS_KERNEL; |
245 | as = AS_KERNEL; |
286 | lock = false; |
246 | lock = false; |
287 | } else { |
247 | } else { |
288 | as = AS; |
248 | as = AS; |
289 | lock = true; |
249 | lock = true; |
290 | } |
250 | } |
291 | 251 | ||
292 | if (n == VECTOR_DATA_STORAGE) { |
252 | if (n == VECTOR_DATA_STORAGE) |
293 | asm volatile ( |
- | |
294 | "mfdar %0\n" |
- | |
295 | : "=r" (badvaddr) |
253 | badvaddr = istate->dar; |
296 | ); |
- | |
297 | } else |
254 | else |
298 | badvaddr = istate->pc; |
255 | badvaddr = istate->pc; |
299 | 256 | ||
300 | page_table_lock(as, lock); |
257 | page_table_lock(as, lock); |
301 | 258 | ||
302 | pte = find_mapping_and_check(as, lock, badvaddr, |
259 | pte = find_mapping_and_check(as, lock, badvaddr, |
303 | PF_ACCESS_READ /* FIXME */, istate, &pfrc); |
260 | PF_ACCESS_READ /* FIXME */, istate, &pfrc); |
304 | if (!pte) { |
261 | if (!pte) { |
305 | switch (pfrc) { |
262 | switch (pfrc) { |
306 | case AS_PF_FAULT: |
263 | case AS_PF_FAULT: |
307 | goto fail; |
264 | goto fail; |
308 | break; |
265 | break; |
309 | case AS_PF_DEFER: |
266 | case AS_PF_DEFER: |
310 | /* |
267 | /* |
311 | * The page fault came during copy_from_uspace() |
268 | * The page fault came during copy_from_uspace() |
312 | * or copy_to_uspace(). |
269 | * or copy_to_uspace(). |
313 | */ |
270 | */ |
314 | page_table_unlock(as, lock); |
271 | page_table_unlock(as, lock); |
315 | return; |
272 | return; |
316 | default: |
273 | default: |
317 | panic("Unexpected pfrc (%d).", pfrc); |
274 | panic("Unexpected pfrc (%d).", pfrc); |
318 | } |
275 | } |
319 | } |
276 | } |
320 | 277 | ||
321 | pte->a = 1; /* Record access to PTE */ |
278 | pte->accessed = 1; /* Record access to PTE */ |
322 | pht_insert(badvaddr, pte->pfn); |
279 | pht_insert(badvaddr, pte); |
323 | 280 | ||
324 | page_table_unlock(as, lock); |
281 | page_table_unlock(as, lock); |
325 | return; |
282 | return; |
326 | 283 | ||
327 | fail: |
284 | fail: |
328 | page_table_unlock(as, lock); |
285 | page_table_unlock(as, lock); |
329 | pht_refill_fail(badvaddr, istate); |
286 | pht_refill_fail(badvaddr, istate); |
330 | } |
287 | } |
331 | 288 | ||
332 | 289 | ||
333 | /** Process Instruction/Data Storage Interrupt in Real Mode |
290 | /** Process Instruction/Data Storage Exception in Real Mode |
334 | * |
291 | * |
335 | * @param n Interrupt vector number. |
292 | * @param n Exception vector number. |
336 | * @param istate Interrupted register context. |
293 | * @param istate Interrupted register context. |
337 | * |
294 | * |
338 | */ |
295 | */ |
339 | bool pht_real_refill(int n, istate_t *istate) |
296 | bool pht_refill_real(int n, istate_t *istate) |
340 | { |
297 | { |
341 | uintptr_t badvaddr; |
298 | uintptr_t badvaddr; |
342 | 299 | ||
343 | if (n == VECTOR_DATA_STORAGE) { |
300 | if (n == VECTOR_DATA_STORAGE) |
344 | asm volatile ( |
- | |
345 | "mfdar %0\n" |
- | |
346 | : "=r" (badvaddr) |
301 | badvaddr = istate->dar; |
347 | ); |
- | |
348 | } else |
302 | else |
349 | badvaddr = istate->pc; |
303 | badvaddr = istate->pc; |
350 | 304 | ||
351 | uint32_t physmem; |
305 | uint32_t physmem; |
352 | asm volatile ( |
306 | asm volatile ( |
353 | "mfsprg3 %0\n" |
307 | "mfsprg3 %0\n" |
354 | : "=r" (physmem) |
308 | : "=r" (physmem) |
355 | ); |
309 | ); |
356 | 310 | ||
357 | if ((badvaddr >= PA2KA(0)) && (badvaddr < PA2KA(physmem))) { |
311 | if ((badvaddr < PA2KA(0)) || (badvaddr >= PA2KA(physmem))) |
- | 312 | return false; |
|
- | 313 | ||
- | 314 | uint32_t page = (badvaddr >> 12) & 0xffff; |
|
- | 315 | uint32_t api = (badvaddr >> 22) & 0x3f; |
|
- | 316 | ||
- | 317 | uint32_t vsid; |
|
- | 318 | asm volatile ( |
|
- | 319 | "mfsrin %0, %1\n" |
|
- | 320 | : "=r" (vsid) |
|
- | 321 | : "r" (badvaddr) |
|
- | 322 | ); |
|
- | 323 | ||
- | 324 | uint32_t sdr1; |
|
- | 325 | asm volatile ( |
|
- | 326 | "mfsdr1 %0\n" |
|
- | 327 | : "=r" (sdr1) |
|
- | 328 | ); |
|
- | 329 | phte_t *phte_real = (phte_t *) (sdr1 & 0xffff0000); |
|
- | 330 | ||
- | 331 | /* Primary hash (xor) */ |
|
- | 332 | uint32_t h = 0; |
|
- | 333 | uint32_t hash = vsid ^ page; |
|
- | 334 | uint32_t base = (hash & 0x3ff) << 3; |
|
- | 335 | uint32_t i; |
|
- | 336 | bool found = false; |
|
- | 337 | ||
- | 338 | /* Find colliding PTE in PTEG */ |
|
- | 339 | for (i = 0; i < 8; i++) { |
|
- | 340 | if ((phte_real[base + i].v) |
|
- | 341 | && (phte_real[base + i].vsid == vsid) |
|
- | 342 | && (phte_real[base + i].api == api) |
|
- | 343 | && (phte_real[base + i].h == 0)) { |
|
- | 344 | found = true; |
|
- | 345 | break; |
|
- | 346 | } |
|
- | 347 | } |
|
- | 348 | ||
- | 349 | if (!found) { |
|
- | 350 | /* Find unused PTE in PTEG */ |
|
- | 351 | for (i = 0; i < 8; i++) { |
|
- | 352 | if (!phte_real[base + i].v) { |
|
- | 353 | found = true; |
|
- | 354 | break; |
|
- | 355 | } |
|
- | 356 | } |
|
- | 357 | } |
|
- | 358 | ||
- | 359 | if (!found) { |
|
- | 360 | /* Secondary hash (not) */ |
|
- | 361 | uint32_t base2 = (~hash & 0x3ff) << 3; |
|
- | 362 | ||
- | 363 | /* Find colliding PTE in PTEG */ |
|
- | 364 | for (i = 0; i < 8; i++) { |
|
- | 365 | if ((phte_real[base2 + i].v) |
|
- | 366 | && (phte_real[base2 + i].vsid == vsid) |
|
- | 367 | && (phte_real[base2 + i].api == api) |
|
- | 368 | && (phte_real[base2 + i].h == 1)) { |
|
- | 369 | found = true; |
|
- | 370 | base = base2; |
|
- | 371 | h = 1; |
|
- | 372 | break; |
|
- | 373 | } |
|
- | 374 | } |
|
- | 375 | ||
- | 376 | if (!found) { |
|
- | 377 | /* Find unused PTE in PTEG */ |
|
- | 378 | for (i = 0; i < 8; i++) { |
|
- | 379 | if (!phte_real[base2 + i].v) { |
|
- | 380 | found = true; |
|
- | 381 | base = base2; |
|
- | 382 | h = 1; |
|
- | 383 | break; |
|
- | 384 | } |
|
- | 385 | } |
|
- | 386 | } |
|
- | 387 | ||
- | 388 | if (!found) { |
|
- | 389 | /* Use secondary hash to avoid collisions |
|
- | 390 | with usual PHT refill handler. */ |
|
- | 391 | i = RANDI(seed_real) % 8; |
|
- | 392 | base = base2; |
|
- | 393 | h = 1; |
|
- | 394 | } |
|
- | 395 | } |
|
- | 396 | ||
- | 397 | phte_real[base + i].v = 1; |
|
- | 398 | phte_real[base + i].vsid = vsid; |
|
- | 399 | phte_real[base + i].h = h; |
|
- | 400 | phte_real[base + i].api = api; |
|
358 | pht_real_insert(badvaddr, KA2PA(badvaddr) >> 12); |
401 | phte_real[base + i].rpn = KA2PA(badvaddr) >> 12; |
- | 402 | phte_real[base + i].r = 0; |
|
- | 403 | phte_real[base + i].c = 0; |
|
- | 404 | phte_real[base + i].wimg = 0; |
|
- | 405 | phte_real[base + i].pp = 2; // FIXME |
|
- | 406 | ||
359 | return true; |
407 | return true; |
360 | } |
408 | } |
361 | 409 | ||
- | 410 | ||
- | 411 | /** Process ITLB/DTLB Miss Exception in Real Mode |
|
- | 412 | * |
|
- | 413 | * |
|
- | 414 | */ |
|
- | 415 | void tlb_refill_real(int n, uint32_t tlbmiss, ptehi_t ptehi, ptelo_t ptelo, istate_t *istate) |
|
- | 416 | { |
|
- | 417 | uint32_t badvaddr = tlbmiss & 0xfffffffc; |
|
- | 418 | ||
- | 419 | uint32_t physmem; |
|
- | 420 | asm volatile ( |
|
- | 421 | "mfsprg3 %0\n" |
|
- | 422 | : "=r" (physmem) |
|
- | 423 | ); |
|
- | 424 | ||
- | 425 | if ((badvaddr < PA2KA(0)) || (badvaddr >= PA2KA(physmem))) |
|
362 | return false; |
426 | return; // FIXME |
- | 427 | ||
- | 428 | ptelo.rpn = KA2PA(badvaddr) >> 12; |
|
- | 429 | ptelo.wimg = 0; |
|
- | 430 | ptelo.pp = 2; // FIXME |
|
- | 431 | ||
- | 432 | uint32_t index = 0; |
|
- | 433 | asm volatile ( |
|
- | 434 | "mtspr 981, %0\n" |
|
- | 435 | "mtspr 982, %1\n" |
|
- | 436 | "tlbld %2\n" |
|
- | 437 | "tlbli %2\n" |
|
- | 438 | : "=r" (index) |
|
- | 439 | : "r" (ptehi), |
|
- | 440 | "r" (ptelo) |
|
- | 441 | ); |
|
363 | } |
442 | } |
364 | 443 | ||
365 | 444 | ||
366 | void tlb_arch_init(void) |
445 | void tlb_arch_init(void) |
367 | { |
446 | { |
368 | tlb_invalidate_all(); |
447 | tlb_invalidate_all(); |
369 | } |
448 | } |
370 | 449 | ||
371 | 450 | ||
372 | void tlb_invalidate_all(void) |
451 | void tlb_invalidate_all(void) |
373 | { |
452 | { |
- | 453 | uint32_t index; |
|
374 | asm volatile ( |
454 | asm volatile ( |
- | 455 | "li %0, 0\n" |
|
- | 456 | "sync\n" |
|
- | 457 | ||
- | 458 | TLB_FLUSH |
|
- | 459 | TLB_FLUSH |
|
- | 460 | TLB_FLUSH |
|
- | 461 | TLB_FLUSH |
|
- | 462 | TLB_FLUSH |
|
- | 463 | TLB_FLUSH |
|
- | 464 | TLB_FLUSH |
|
- | 465 | TLB_FLUSH |
|
- | 466 | ||
- | 467 | TLB_FLUSH |
|
- | 468 | TLB_FLUSH |
|
- | 469 | TLB_FLUSH |
|
- | 470 | TLB_FLUSH |
|
- | 471 | TLB_FLUSH |
|
- | 472 | TLB_FLUSH |
|
- | 473 | TLB_FLUSH |
|
- | 474 | TLB_FLUSH |
|
- | 475 | ||
- | 476 | TLB_FLUSH |
|
- | 477 | TLB_FLUSH |
|
- | 478 | TLB_FLUSH |
|
- | 479 | TLB_FLUSH |
|
- | 480 | TLB_FLUSH |
|
- | 481 | TLB_FLUSH |
|
- | 482 | TLB_FLUSH |
|
- | 483 | TLB_FLUSH |
|
- | 484 | ||
- | 485 | TLB_FLUSH |
|
- | 486 | TLB_FLUSH |
|
- | 487 | TLB_FLUSH |
|
- | 488 | TLB_FLUSH |
|
- | 489 | TLB_FLUSH |
|
- | 490 | TLB_FLUSH |
|
- | 491 | TLB_FLUSH |
|
- | 492 | TLB_FLUSH |
|
- | 493 | ||
- | 494 | TLB_FLUSH |
|
- | 495 | TLB_FLUSH |
|
- | 496 | TLB_FLUSH |
|
- | 497 | TLB_FLUSH |
|
- | 498 | TLB_FLUSH |
|
- | 499 | TLB_FLUSH |
|
- | 500 | TLB_FLUSH |
|
- | 501 | TLB_FLUSH |
|
- | 502 | ||
- | 503 | TLB_FLUSH |
|
- | 504 | TLB_FLUSH |
|
- | 505 | TLB_FLUSH |
|
- | 506 | TLB_FLUSH |
|
- | 507 | TLB_FLUSH |
|
- | 508 | TLB_FLUSH |
|
- | 509 | TLB_FLUSH |
|
- | 510 | TLB_FLUSH |
|
- | 511 | ||
- | 512 | TLB_FLUSH |
|
- | 513 | TLB_FLUSH |
|
- | 514 | TLB_FLUSH |
|
- | 515 | TLB_FLUSH |
|
- | 516 | TLB_FLUSH |
|
- | 517 | TLB_FLUSH |
|
- | 518 | TLB_FLUSH |
|
- | 519 | TLB_FLUSH |
|
- | 520 | ||
- | 521 | TLB_FLUSH |
|
- | 522 | TLB_FLUSH |
|
- | 523 | TLB_FLUSH |
|
- | 524 | TLB_FLUSH |
|
- | 525 | TLB_FLUSH |
|
- | 526 | TLB_FLUSH |
|
- | 527 | TLB_FLUSH |
|
- | 528 | TLB_FLUSH |
|
- | 529 | ||
375 | "tlbia\n" |
530 | "eieio\n" |
376 | "tlbsync\n" |
531 | "tlbsync\n" |
- | 532 | "sync\n" |
|
- | 533 | : "=r" (index) |
|
377 | ); |
534 | ); |
378 | } |
535 | } |
379 | 536 | ||
380 | 537 | ||
381 | void tlb_invalidate_asid(asid_t asid) |
538 | void tlb_invalidate_asid(asid_t asid) |
382 | { |
539 | { |
383 | uint32_t sdr1; |
540 | uint32_t sdr1; |
384 | asm volatile ( |
541 | asm volatile ( |
385 | "mfsdr1 %0\n" |
542 | "mfsdr1 %0\n" |
386 | : "=r" (sdr1) |
543 | : "=r" (sdr1) |
387 | ); |
544 | ); |
388 | phte_t *phte = (phte_t *) PA2KA(sdr1 & 0xffff0000); |
545 | phte_t *phte = (phte_t *) PA2KA(sdr1 & 0xffff0000); |
389 | 546 | ||
390 | uint32_t i; |
547 | uint32_t i; |
391 | for (i = 0; i < 8192; i++) { |
548 | for (i = 0; i < 8192; i++) { |
392 | if ((phte[i].v) && (phte[i].vsid >= (asid << 4)) && |
549 | if ((phte[i].v) && (phte[i].vsid >= (asid << 4)) && |
393 | (phte[i].vsid < ((asid << 4) + 16))) |
550 | (phte[i].vsid < ((asid << 4) + 16))) |
394 | phte[i].v = 0; |
551 | phte[i].v = 0; |
395 | } |
552 | } |
396 | tlb_invalidate_all(); |
553 | tlb_invalidate_all(); |
397 | } |
554 | } |
398 | 555 | ||
399 | 556 | ||
400 | void tlb_invalidate_pages(asid_t asid, uintptr_t page, count_t cnt) |
557 | void tlb_invalidate_pages(asid_t asid, uintptr_t page, count_t cnt) |
401 | { |
558 | { |
402 | // TODO |
559 | // TODO |
403 | tlb_invalidate_all(); |
560 | tlb_invalidate_all(); |
404 | } |
561 | } |
405 | 562 | ||
406 | 563 | ||
407 | #define PRINT_BAT(name, ureg, lreg) \ |
564 | #define PRINT_BAT(name, ureg, lreg) \ |
408 | asm volatile ( \ |
565 | asm volatile ( \ |
409 | "mfspr %0," #ureg "\n" \ |
566 | "mfspr %0," #ureg "\n" \ |
410 | "mfspr %1," #lreg "\n" \ |
567 | "mfspr %1," #lreg "\n" \ |
411 | : "=r" (upper), "=r" (lower) \ |
568 | : "=r" (upper), "=r" (lower) \ |
412 | ); \ |
569 | ); \ |
413 | mask = (upper & 0x1ffc) >> 2; \ |
570 | mask = (upper & 0x1ffc) >> 2; \ |
414 | if (upper & 3) { \ |
571 | if (upper & 3) { \ |
415 | uint32_t tmp = mask; \ |
572 | uint32_t tmp = mask; \ |
416 | length = 128; \ |
573 | length = 128; \ |
417 | while (tmp) { \ |
574 | while (tmp) { \ |
418 | if ((tmp & 1) == 0) { \ |
575 | if ((tmp & 1) == 0) { \ |
419 | printf("ibat[0]: error in mask\n"); \ |
576 | printf("ibat[0]: error in mask\n"); \ |
420 | break; \ |
577 | break; \ |
421 | } \ |
578 | } \ |
422 | length <<= 1; \ |
579 | length <<= 1; \ |
423 | tmp >>= 1; \ |
580 | tmp >>= 1; \ |
424 | } \ |
581 | } \ |
425 | } else \ |
582 | } else \ |
426 | length = 0; \ |
583 | length = 0; \ |
427 | printf(name ": page=%.*p frame=%.*p length=%d KB (mask=%#x)%s%s\n", \ |
584 | printf(name ": page=%.*p frame=%.*p length=%d KB (mask=%#x)%s%s\n", \ |
428 | sizeof(upper) * 2, upper & 0xffff0000, sizeof(lower) * 2, \ |
585 | sizeof(upper) * 2, upper & 0xffff0000, sizeof(lower) * 2, \ |
429 | lower & 0xffff0000, length, mask, \ |
586 | lower & 0xffff0000, length, mask, \ |
430 | ((upper >> 1) & 1) ? " supervisor" : "", \ |
587 | ((upper >> 1) & 1) ? " supervisor" : "", \ |
431 | (upper & 1) ? " user" : ""); |
588 | (upper & 1) ? " user" : ""); |
432 | 589 | ||
433 | 590 | ||
434 | void tlb_print(void) |
591 | void tlb_print(void) |
435 | { |
592 | { |
436 | uint32_t sr; |
593 | uint32_t sr; |
437 | 594 | ||
438 | for (sr = 0; sr < 16; sr++) { |
595 | for (sr = 0; sr < 16; sr++) { |
439 | uint32_t vsid; |
596 | uint32_t vsid; |
440 | asm volatile ( |
597 | asm volatile ( |
441 | "mfsrin %0, %1\n" |
598 | "mfsrin %0, %1\n" |
442 | : "=r" (vsid) |
599 | : "=r" (vsid) |
443 | : "r" (sr << 28) |
600 | : "r" (sr << 28) |
444 | ); |
601 | ); |
445 | printf("vsid[%d]: VSID=%.*p (ASID=%d)%s%s\n", sr, |
602 | printf("sr[%02u]: vsid=%.*p (asid=%u)%s%s\n", sr, |
446 | sizeof(vsid) * 2, vsid & 0xffffff, (vsid & 0xffffff) >> 4, |
603 | sizeof(vsid) * 2, vsid & 0xffffff, (vsid & 0xffffff) >> 4, |
447 | ((vsid >> 30) & 1) ? " supervisor" : "", |
604 | ((vsid >> 30) & 1) ? " supervisor" : "", |
448 | ((vsid >> 29) & 1) ? " user" : ""); |
605 | ((vsid >> 29) & 1) ? " user" : ""); |
449 | } |
606 | } |
450 | 607 | ||
451 | uint32_t upper; |
608 | uint32_t upper; |
452 | uint32_t lower; |
609 | uint32_t lower; |
453 | uint32_t mask; |
610 | uint32_t mask; |
454 | uint32_t length; |
611 | uint32_t length; |
455 | 612 | ||
456 | PRINT_BAT("ibat[0]", 528, 529); |
613 | PRINT_BAT("ibat[0]", 528, 529); |
457 | PRINT_BAT("ibat[1]", 530, 531); |
614 | PRINT_BAT("ibat[1]", 530, 531); |
458 | PRINT_BAT("ibat[2]", 532, 533); |
615 | PRINT_BAT("ibat[2]", 532, 533); |
459 | PRINT_BAT("ibat[3]", 534, 535); |
616 | PRINT_BAT("ibat[3]", 534, 535); |
460 | 617 | ||
461 | PRINT_BAT("dbat[0]", 536, 537); |
618 | PRINT_BAT("dbat[0]", 536, 537); |
462 | PRINT_BAT("dbat[1]", 538, 539); |
619 | PRINT_BAT("dbat[1]", 538, 539); |
463 | PRINT_BAT("dbat[2]", 540, 541); |
620 | PRINT_BAT("dbat[2]", 540, 541); |
464 | PRINT_BAT("dbat[3]", 542, 543); |
621 | PRINT_BAT("dbat[3]", 542, 543); |
465 | } |
622 | } |
466 | 623 | ||
467 | /** @} |
624 | /** @} |
468 | */ |
625 | */ |
469 | 626 |