Subversion Repositories HelenOS

Rev

Rev 1880 | Rev 1887 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
418 jermar 1
#
2
# Copyright (C) 2005 Jakub Jermar
3
# All rights reserved.
4
#
5
# Redistribution and use in source and binary forms, with or without
6
# modification, are permitted provided that the following conditions
7
# are met:
8
#
9
# - Redistributions of source code must retain the above copyright
10
#   notice, this list of conditions and the following disclaimer.
11
# - Redistributions in binary form must reproduce the above copyright
12
#   notice, this list of conditions and the following disclaimer in the
13
#   documentation and/or other materials provided with the distribution.
14
# - The name of the author may not be used to endorse or promote products
15
#   derived from this software without specific prior written permission.
16
#
17
# THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18
# IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19
# OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20
# IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21
# INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22
# NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26
# THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
#
28
 
1789 jermar 29
#include <arch/regdef.h>
1823 jermar 30
#include <arch/boot/boot.h>
846 jermar 31
 
1823 jermar 32
#include <arch/mm/mmu.h>
33
#include <arch/mm/tlb.h>
34
#include <arch/mm/tte.h>
35
 
426 jermar 36
.register %g2, #scratch
37
.register %g3, #scratch
38
 
418 jermar 39
.section K_TEXT_START, "ax"
40
 
847 jermar 41
/*
1789 jermar 42
 * Here is where the kernel is passed control
43
 * from the boot loader.
1790 jermar 44
 * 
45
 * The registers are expected to be in this state:
1792 jermar 46
 * - %o0 bootinfo structure address
47
 * - %o1 bootinfo structure size
48
 *
49
 * Moreover, we depend on boot having established the
50
 * following environment:
51
 * - TLBs are on
52
 * - identity mapping for the kernel image
53
 * - identity mapping for memory stack
847 jermar 54
 */
55
 
418 jermar 56
.global kernel_image_start
57
kernel_image_start:
846 jermar 58
 
1790 jermar 59
	/*
1823 jermar 60
	 * Setup basic runtime environment.
1790 jermar 61
	 */
424 jermar 62
 
1881 jermar 63
	flushw					! flush all but the active register window
1823 jermar 64
 
1881 jermar 65
	wrpr %g0, 0, %tl			! TL = 0, primary context register is used
1823 jermar 66
 
1881 jermar 67
	wrpr %g0, PSTATE_PRIV_BIT, %pstate	! Disable interrupts and disable 32-bit address masking.
1823 jermar 68
 
1881 jermar 69
	wrpr %g0, 0, %pil			! intialize %pil
70
 
1790 jermar 71
	/*
72
	 * Copy the bootinfo structure passed from the boot loader
73
	 * to the kernel bootinfo structure.
74
	 */
75
	mov %o1, %o2
76
	mov %o0, %o1
1880 jermar 77
	sethi %hi(bootinfo), %o0
1790 jermar 78
	call memcpy
1880 jermar 79
	or %o0, %lo(bootinfo), %o0
867 jermar 80
 
1792 jermar 81
	/*
1823 jermar 82
	 * Switch to kernel trap table.
83
	 */
1880 jermar 84
	sethi %hi(trap_table), %g1
85
	wrpr %g1, %lo(trap_table), %tba
1823 jermar 86
 
87
	/* 
88
	 * Take over the DMMU by installing global locked
89
	 * TTE entry identically mapping the first 4M
90
	 * of memory.
1792 jermar 91
	 *
1823 jermar 92
	 * In case of DMMU, no FLUSH instructions need to be
93
	 * issued. Because of that, the old DTLB contents can
94
	 * be demapped pretty straightforwardly and without
95
	 * causing any traps.
1792 jermar 96
	 */
97
 
1823 jermar 98
	wr %g0, ASI_DMMU, %asi
895 jermar 99
 
1823 jermar 100
#define SET_TLB_DEMAP_CMD(r1, context_id) \
101
	set (TLB_DEMAP_CONTEXT<<TLB_DEMAP_TYPE_SHIFT) | (context_id<<TLB_DEMAP_CONTEXT_SHIFT), %r1
102
 
103
	! demap context 0
104
	SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS)
105
	stxa %g0, [%g1] ASI_DMMU_DEMAP			
106
	membar #Sync
107
 
108
#define SET_TLB_TAG(r1, context) \
109
	set VMA | (context<<TLB_TAG_ACCESS_CONTEXT_SHIFT), %r1
110
 
111
	! write DTLB tag
112
	SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL)
113
	stxa %g1, [VA_DMMU_TAG_ACCESS] %asi			
114
	membar #Sync
115
 
116
#define SET_TLB_DATA(r1, r2, imm) \
117
	set TTE_L | TTE_CP | TTE_P | TTE_W | LMA | imm, %r1; \
118
	set PAGESIZE_4M, %r2; \
119
	sllx %r2, TTE_SIZE_SHIFT, %r2; \
120
	or %r1, %r2, %r1; \
1880 jermar 121
	mov 1, %r2; \
1823 jermar 122
	sllx %r2, TTE_V_SHIFT, %r2; \
123
	or %r1, %r2, %r1;
124
 
125
	! write DTLB data and install the kernel mapping
1868 jermar 126
	SET_TLB_DATA(g1, g2, 0)			! use non-global mapping
1823 jermar 127
	stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG		
128
	membar #Sync
1868 jermar 129
 
130
	/*
131
	 * Because we cannot use global mappings (because we want to
132
	 * have separate 64-bit address spaces for both the kernel
133
	 * and the userspace), we prepare the identity mapping also in
134
	 * context 1. This step is required by the
135
	 * code installing the ITLB mapping.
136
	 */
137
	! write DTLB tag of context 1 (i.e. MEM_CONTEXT_TEMP)
138
	SET_TLB_TAG(g1, MEM_CONTEXT_TEMP)
139
	stxa %g1, [VA_DMMU_TAG_ACCESS] %asi			
140
	membar #Sync
141
 
142
	! write DTLB data and install the kernel mapping in context 1
143
	SET_TLB_DATA(g1, g2, 0)			! use non-global mapping
144
	stxa %g1, [%g0] ASI_DTLB_DATA_IN_REG		
145
	membar #Sync
1823 jermar 146
 
147
	/*
148
	 * Now is time to take over the IMMU.
149
	 * Unfortunatelly, it cannot be done as easily as the DMMU,
150
	 * because the IMMU is mapping the code it executes.
151
	 *
152
	 * [ Note that brave experiments with disabling the IMMU
153
	 * and using the DMMU approach failed after a dozen
154
	 * of desparate days with only little success. ]
155
	 *
156
	 * The approach used here is inspired from OpenBSD.
157
	 * First, the kernel creates IMMU mapping for itself
158
	 * in context 1 (MEM_CONTEXT_TEMP) and switches to
159
	 * it. Context 0 (MEM_CONTEXT_KERNEL) can be demapped
160
	 * afterwards and replaced with the kernel permanent
161
	 * mapping. Finally, the kernel switches back to
162
	 * context 0 and demaps context 1.
163
	 *
164
	 * Moreover, the IMMU requires use of the FLUSH instructions.
165
	 * But that is OK because we always use operands with
166
	 * addresses already mapped by the taken over DTLB.
167
	 */
168
 
1852 jermar 169
	set kernel_image_start, %g5
1823 jermar 170
 
171
	! write ITLB tag of context 1
172
	SET_TLB_TAG(g1, MEM_CONTEXT_TEMP)
1880 jermar 173
	mov VA_DMMU_TAG_ACCESS, %g2
1823 jermar 174
	stxa %g1, [%g2] ASI_IMMU
1852 jermar 175
	flush %g5
1823 jermar 176
 
177
	! write ITLB data and install the temporary mapping in context 1
178
	SET_TLB_DATA(g1, g2, 0)			! use non-global mapping
179
	stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG		
1852 jermar 180
	flush %g5
1823 jermar 181
 
182
	! switch to context 1
1880 jermar 183
	mov MEM_CONTEXT_TEMP, %g1
1823 jermar 184
	stxa %g1, [VA_PRIMARY_CONTEXT_REG] %asi	! ASI_DMMU is correct here !!!
1852 jermar 185
	flush %g5
1823 jermar 186
 
187
	! demap context 0
188
	SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_NUCLEUS)
189
	stxa %g0, [%g1] ASI_IMMU_DEMAP			
1852 jermar 190
	flush %g5
1823 jermar 191
 
192
	! write ITLB tag of context 0
193
	SET_TLB_TAG(g1, MEM_CONTEXT_KERNEL)
1880 jermar 194
	mov VA_DMMU_TAG_ACCESS, %g2
1823 jermar 195
	stxa %g1, [%g2] ASI_IMMU
1852 jermar 196
	flush %g5
1823 jermar 197
 
198
	! write ITLB data and install the permanent kernel mapping in context 0
199
	SET_TLB_DATA(g1, g2, 0)			! use non-global mapping
200
	stxa %g1, [%g0] ASI_ITLB_DATA_IN_REG		
1852 jermar 201
	flush %g5
1823 jermar 202
 
203
	! switch to context 0
204
	stxa %g0, [VA_PRIMARY_CONTEXT_REG] %asi	! ASI_DMMU is correct here !!!
1852 jermar 205
	flush %g5
1823 jermar 206
 
207
	! ensure nucleus mapping
208
	wrpr %g0, 1, %tl
209
 
210
	! set context 1 in the primary context register
1880 jermar 211
	mov MEM_CONTEXT_TEMP, %g1
1823 jermar 212
	stxa %g1, [VA_PRIMARY_CONTEXT_REG] %asi	! ASI_DMMU is correct here !!!
1852 jermar 213
	flush %g5
1823 jermar 214
 
215
	! demap context 1
216
	SET_TLB_DEMAP_CMD(g1, TLB_DEMAP_PRIMARY)
217
	stxa %g0, [%g1] ASI_IMMU_DEMAP			
1852 jermar 218
	flush %g5
1823 jermar 219
 
220
	! set context 0 in the primary context register
221
	stxa %g0, [VA_PRIMARY_CONTEXT_REG] %asi	! ASI_DMMU is correct here !!!
1852 jermar 222
	flush %g5
1823 jermar 223
 
224
	! set TL back to 0
225
	wrpr %g0, 0, %tl
1864 jermar 226
 
227
	call arch_pre_main
228
	nop
1823 jermar 229
 
426 jermar 230
	call main_bsp
231
	nop
232
 
233
	/* Not reached. */
234
 
424 jermar 235
2:
236
	b 2b
237
	nop