Subversion Repositories HelenOS

Rev

Rev 1865 | Rev 1870 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
570 jermar 1
/*
2
 * Copyright (C) 2005 Jakub Jermar
3
 * All rights reserved.
4
 *
5
 * Redistribution and use in source and binary forms, with or without
6
 * modification, are permitted provided that the following conditions
7
 * are met:
8
 *
9
 * - Redistributions of source code must retain the above copyright
10
 *   notice, this list of conditions and the following disclaimer.
11
 * - Redistributions in binary form must reproduce the above copyright
12
 *   notice, this list of conditions and the following disclaimer in the
13
 *   documentation and/or other materials provided with the distribution.
14
 * - The name of the author may not be used to endorse or promote products
15
 *   derived from this software without specific prior written permission.
16
 *
17
 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19
 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20
 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22
 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
 */
28
 
1792 jermar 29
/** @addtogroup sparc64mm  
1702 cejka 30
 * @{
31
 */
32
/** @file
33
 */
34
 
570 jermar 35
#include <arch/mm/tlb.h>
36
#include <mm/tlb.h>
1851 jermar 37
#include <mm/as.h>
38
#include <mm/asid.h>
619 jermar 39
#include <arch/mm/frame.h>
40
#include <arch/mm/page.h>
41
#include <arch/mm/mmu.h>
1851 jermar 42
#include <arch/interrupt.h>
43
#include <arch.h>
570 jermar 44
#include <print.h>
617 jermar 45
#include <arch/types.h>
46
#include <typedefs.h>
619 jermar 47
#include <config.h>
630 jermar 48
#include <arch/trap/trap.h>
863 jermar 49
#include <panic.h>
873 jermar 50
#include <arch/asm.h>
51
#include <symtab.h>
894 jermar 52
 
1852 jermar 53
static void dtlb_pte_copy(pte_t *t, bool ro);
54
static void itlb_pte_copy(pte_t *t);
55
static void do_fast_instruction_access_mmu_miss_fault(istate_t *istate, const char *str);
1865 jermar 56
static void do_fast_data_access_mmu_miss_fault(istate_t *istate, tlb_tag_access_reg_t tag, const char *str);
57
static void do_fast_data_access_protection_fault(istate_t *istate, tlb_tag_access_reg_t tag, const char *str);
1851 jermar 58
 
873 jermar 59
char *context_encoding[] = {
60
    "Primary",
61
    "Secondary",
62
    "Nucleus",
63
    "Reserved"
64
};
65
 
570 jermar 66
void tlb_arch_init(void)
67
{
1793 jermar 68
    /*
1842 jermar 69
     * TLBs are actually initialized early
1793 jermar 70
     * in start.S.
71
     */
897 jermar 72
}
873 jermar 73
 
897 jermar 74
/** Insert privileged mapping into DMMU TLB.
75
 *
76
 * @param page Virtual page address.
77
 * @param frame Physical frame address.
78
 * @param pagesize Page size.
79
 * @param locked True for permanent mappings, false otherwise.
80
 * @param cacheable True if the mapping is cacheable, false otherwise.
81
 */
1780 jermar 82
void dtlb_insert_mapping(uintptr_t page, uintptr_t frame, int pagesize, bool locked, bool cacheable)
897 jermar 83
{
84
    tlb_tag_access_reg_t tag;
85
    tlb_data_t data;
86
    page_address_t pg;
87
    frame_address_t fr;
873 jermar 88
 
897 jermar 89
    pg.address = page;
90
    fr.address = frame;
873 jermar 91
 
894 jermar 92
    tag.value = ASID_KERNEL;
93
    tag.vpn = pg.vpn;
94
 
95
    dtlb_tag_access_write(tag.value);
96
 
97
    data.value = 0;
98
    data.v = true;
897 jermar 99
    data.size = pagesize;
894 jermar 100
    data.pfn = fr.pfn;
897 jermar 101
    data.l = locked;
102
    data.cp = cacheable;
103
    data.cv = cacheable;
894 jermar 104
    data.p = true;
105
    data.w = true;
1868 jermar 106
    data.g = false;
894 jermar 107
 
108
    dtlb_data_in_write(data.value);
570 jermar 109
}
110
 
1852 jermar 111
/** Copy PTE to TLB.
112
 *
113
 * @param t Page Table Entry to be copied.
114
 * @param ro If true, the entry will be created read-only, regardless of its w field.
115
 */
116
void dtlb_pte_copy(pte_t *t, bool ro)
1851 jermar 117
{
1852 jermar 118
    tlb_tag_access_reg_t tag;
119
    tlb_data_t data;
120
    page_address_t pg;
121
    frame_address_t fr;
122
 
123
    pg.address = t->page;
124
    fr.address = t->frame;
125
 
126
    tag.value = 0;
127
    tag.context = t->as->asid;
128
    tag.vpn = pg.vpn;
129
 
130
    dtlb_tag_access_write(tag.value);
131
 
132
    data.value = 0;
133
    data.v = true;
134
    data.size = PAGESIZE_8K;
135
    data.pfn = fr.pfn;
136
    data.l = false;
137
    data.cp = t->c;
138
    data.cv = t->c;
1864 jermar 139
    data.p = t->k;      /* p like privileged */
1852 jermar 140
    data.w = ro ? false : t->w;
141
    data.g = t->g;
142
 
143
    dtlb_data_in_write(data.value);
1851 jermar 144
}
145
 
1852 jermar 146
void itlb_pte_copy(pte_t *t)
147
{
148
    tlb_tag_access_reg_t tag;
149
    tlb_data_t data;
150
    page_address_t pg;
151
    frame_address_t fr;
152
 
153
    pg.address = t->page;
154
    fr.address = t->frame;
155
 
156
    tag.value = 0;
157
    tag.context = t->as->asid;
158
    tag.vpn = pg.vpn;
159
 
160
    itlb_tag_access_write(tag.value);
161
 
162
    data.value = 0;
163
    data.v = true;
164
    data.size = PAGESIZE_8K;
165
    data.pfn = fr.pfn;
166
    data.l = false;
167
    data.cp = t->c;
168
    data.cv = t->c;
1864 jermar 169
    data.p = t->k;      /* p like privileged */
1852 jermar 170
    data.w = false;
171
    data.g = t->g;
172
 
173
    itlb_data_in_write(data.value);
174
}
175
 
863 jermar 176
/** ITLB miss handler. */
1851 jermar 177
void fast_instruction_access_mmu_miss(int n, istate_t *istate)
863 jermar 178
{
1852 jermar 179
    uintptr_t va = ALIGN_DOWN(istate->tpc, PAGE_SIZE);
180
    pte_t *t;
181
 
182
    page_table_lock(AS, true);
183
    t = page_mapping_find(AS, va);
184
    if (t && PTE_EXECUTABLE(t)) {
185
        /*
186
         * The mapping was found in the software page hash table.
187
         * Insert it into ITLB.
188
         */
189
        t->a = true;
190
        itlb_pte_copy(t);
191
        page_table_unlock(AS, true);
192
    } else {
193
        /*
194
         * Forward the page fault to the address space page fault handler.
195
         */    
196
        page_table_unlock(AS, true);
197
        if (as_page_fault(va, PF_ACCESS_EXEC, istate) == AS_PF_FAULT) {
198
            do_fast_instruction_access_mmu_miss_fault(istate, __FUNCTION__);
199
        }
200
    }
863 jermar 201
}
202
 
1851 jermar 203
/** DTLB miss handler.
204
 *
205
 * Note that some faults (e.g. kernel faults) were already resolved
206
 * by the low-level, assembly language part of the fast_data_access_mmu_miss
207
 * handler.
208
 */
209
void fast_data_access_mmu_miss(int n, istate_t *istate)
863 jermar 210
{
877 jermar 211
    tlb_tag_access_reg_t tag;
1851 jermar 212
    uintptr_t va;
213
    pte_t *t;
883 jermar 214
 
877 jermar 215
    tag.value = dtlb_tag_access_read();
1865 jermar 216
    va = tag.vpn << PAGE_WIDTH;
217
 
1851 jermar 218
    if (tag.context == ASID_KERNEL) {
219
        if (!tag.vpn) {
220
            /* NULL access in kernel */
1865 jermar 221
            do_fast_data_access_mmu_miss_fault(istate, tag, __FUNCTION__);
1851 jermar 222
        }
1865 jermar 223
        do_fast_data_access_mmu_miss_fault(istate, tag, "Unexpected kernel page fault.");
1851 jermar 224
    }
873 jermar 225
 
1851 jermar 226
    page_table_lock(AS, true);
227
    t = page_mapping_find(AS, va);
228
    if (t) {
229
        /*
230
         * The mapping was found in the software page hash table.
231
         * Insert it into DTLB.
232
         */
1852 jermar 233
        t->a = true;
234
        dtlb_pte_copy(t, true);
1851 jermar 235
        page_table_unlock(AS, true);
236
    } else {
237
        /*
238
         * Forward the page fault to the address space page fault handler.
239
         */    
240
        page_table_unlock(AS, true);
241
        if (as_page_fault(va, PF_ACCESS_READ, istate) == AS_PF_FAULT) {
1865 jermar 242
            do_fast_data_access_mmu_miss_fault(istate, tag, __FUNCTION__);
1851 jermar 243
        }
877 jermar 244
    }
863 jermar 245
}
246
 
247
/** DTLB protection fault handler. */
1851 jermar 248
void fast_data_access_protection(int n, istate_t *istate)
863 jermar 249
{
1859 jermar 250
    tlb_tag_access_reg_t tag;
251
    uintptr_t va;
252
    pte_t *t;
253
 
254
    tag.value = dtlb_tag_access_read();
1865 jermar 255
    va = tag.vpn << PAGE_WIDTH;
1859 jermar 256
 
257
    page_table_lock(AS, true);
258
    t = page_mapping_find(AS, va);
259
    if (t && PTE_WRITABLE(t)) {
260
        /*
261
         * The mapping was found in the software page hash table and is writable.
262
         * Demap the old mapping and insert an updated mapping into DTLB.
263
         */
264
        t->a = true;
265
        t->d = true;
266
        dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_SECONDARY, va);
267
        dtlb_pte_copy(t, false);
268
        page_table_unlock(AS, true);
269
    } else {
270
        /*
271
         * Forward the page fault to the address space page fault handler.
272
         */    
273
        page_table_unlock(AS, true);
274
        if (as_page_fault(va, PF_ACCESS_WRITE, istate) == AS_PF_FAULT) {
1865 jermar 275
            do_fast_data_access_protection_fault(istate, tag, __FUNCTION__);
1859 jermar 276
        }
277
    }
863 jermar 278
}
279
 
570 jermar 280
/** Print contents of both TLBs. */
281
void tlb_print(void)
282
{
283
    int i;
284
    tlb_data_t d;
285
    tlb_tag_read_reg_t t;
286
 
287
    printf("I-TLB contents:\n");
288
    for (i = 0; i < ITLB_ENTRY_COUNT; i++) {
289
        d.value = itlb_data_access_read(i);
613 jermar 290
        t.value = itlb_tag_read_read(i);
570 jermar 291
 
1735 decky 292
        printf("%d: vpn=%#llx, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%#x, diag=%#x, pfn=%#x, soft=%#x, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n",
617 jermar 293
            i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g);
570 jermar 294
    }
295
 
296
    printf("D-TLB contents:\n");
297
    for (i = 0; i < DTLB_ENTRY_COUNT; i++) {
298
        d.value = dtlb_data_access_read(i);
613 jermar 299
        t.value = dtlb_tag_read_read(i);
570 jermar 300
 
1735 decky 301
        printf("%d: vpn=%#llx, context=%d, v=%d, size=%d, nfo=%d, ie=%d, soft2=%#x, diag=%#x, pfn=%#x, soft=%#x, l=%d, cp=%d, cv=%d, e=%d, p=%d, w=%d, g=%d\n",
617 jermar 302
            i, t.vpn, t.context, d.v, d.size, d.nfo, d.ie, d.soft2, d.diag, d.pfn, d.soft, d.l, d.cp, d.cv, d.e, d.p, d.w, d.g);
570 jermar 303
    }
304
 
305
}
617 jermar 306
 
1852 jermar 307
void do_fast_instruction_access_mmu_miss_fault(istate_t *istate, const char *str)
308
{
309
    char *tpc_str = get_symtab_entry(istate->tpc);
310
 
311
    printf("TPC=%p, (%s)\n", istate->tpc, tpc_str);
312
    panic("%s\n", str);
313
}
314
 
1865 jermar 315
void do_fast_data_access_mmu_miss_fault(istate_t *istate, tlb_tag_access_reg_t tag, const char *str)
1851 jermar 316
{
317
    uintptr_t va;
318
    char *tpc_str = get_symtab_entry(istate->tpc);
319
 
1865 jermar 320
    va = tag.vpn << PAGE_WIDTH;
1851 jermar 321
 
322
    printf("Faulting page: %p, ASID=%d\n", va, tag.context);
323
    printf("TPC=%p, (%s)\n", istate->tpc, tpc_str);
324
    panic("%s\n", str);
325
}
326
 
1865 jermar 327
void do_fast_data_access_protection_fault(istate_t *istate, tlb_tag_access_reg_t tag, const char *str)
1859 jermar 328
{
329
    uintptr_t va;
330
    char *tpc_str = get_symtab_entry(istate->tpc);
331
 
1865 jermar 332
    va = tag.vpn << PAGE_WIDTH;
1859 jermar 333
 
334
    printf("Faulting page: %p, ASID=%d\n", va, tag.context);
335
    printf("TPC=%p, (%s)\n", istate->tpc, tpc_str);
336
    panic("%s\n", str);
337
}
338
 
617 jermar 339
/** Invalidate all unlocked ITLB and DTLB entries. */
340
void tlb_invalidate_all(void)
341
{
342
    int i;
343
    tlb_data_t d;
344
    tlb_tag_read_reg_t t;
345
 
346
    for (i = 0; i < ITLB_ENTRY_COUNT; i++) {
347
        d.value = itlb_data_access_read(i);
348
        if (!d.l) {
349
            t.value = itlb_tag_read_read(i);
350
            d.v = false;
351
            itlb_tag_access_write(t.value);
352
            itlb_data_access_write(i, d.value);
353
        }
354
    }
355
 
356
    for (i = 0; i < DTLB_ENTRY_COUNT; i++) {
357
        d.value = dtlb_data_access_read(i);
358
        if (!d.l) {
359
            t.value = dtlb_tag_read_read(i);
360
            d.v = false;
361
            dtlb_tag_access_write(t.value);
362
            dtlb_data_access_write(i, d.value);
363
        }
364
    }
365
 
366
}
367
 
368
/** Invalidate all ITLB and DTLB entries that belong to specified ASID (Context).
369
 *
370
 * @param asid Address Space ID.
371
 */
372
void tlb_invalidate_asid(asid_t asid)
373
{
1865 jermar 374
    tlb_context_reg_t pc_save, ctx;
1860 jermar 375
 
1865 jermar 376
    /* switch to nucleus because we are mapped by the primary context */
377
    nucleus_enter();
378
 
379
    ctx.v = pc_save.v = mmu_primary_context_read();
1860 jermar 380
    ctx.context = asid;
1865 jermar 381
    mmu_primary_context_write(ctx.v);
1860 jermar 382
 
1865 jermar 383
    itlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_PRIMARY, 0);
384
    dtlb_demap(TLB_DEMAP_CONTEXT, TLB_DEMAP_PRIMARY, 0);
1860 jermar 385
 
1865 jermar 386
    mmu_primary_context_write(pc_save.v);
387
 
388
    nucleus_leave();
617 jermar 389
}
390
 
727 jermar 391
/** Invalidate all ITLB and DTLB entries for specified page range in specified address space.
617 jermar 392
 *
393
 * @param asid Address Space ID.
727 jermar 394
 * @param page First page which to sweep out from ITLB and DTLB.
395
 * @param cnt Number of ITLB and DTLB entries to invalidate.
617 jermar 396
 */
1780 jermar 397
void tlb_invalidate_pages(asid_t asid, uintptr_t page, count_t cnt)
617 jermar 398
{
727 jermar 399
    int i;
1865 jermar 400
    tlb_context_reg_t pc_save, ctx;
727 jermar 401
 
1865 jermar 402
    /* switch to nucleus because we are mapped by the primary context */
403
    nucleus_enter();
404
 
405
    ctx.v = pc_save.v = mmu_primary_context_read();
1860 jermar 406
    ctx.context = asid;
1865 jermar 407
    mmu_primary_context_write(ctx.v);
1860 jermar 408
 
727 jermar 409
    for (i = 0; i < cnt; i++) {
1865 jermar 410
        itlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_PRIMARY, page + i * PAGE_SIZE);
411
        dtlb_demap(TLB_DEMAP_PAGE, TLB_DEMAP_PRIMARY, page + i * PAGE_SIZE);
727 jermar 412
    }
1860 jermar 413
 
1865 jermar 414
    mmu_primary_context_write(pc_save.v);
415
 
416
    nucleus_leave();
617 jermar 417
}
1702 cejka 418
 
1792 jermar 419
/** @}
1702 cejka 420
 */