Subversion Repositories HelenOS

Rev

Rev 1880 | Rev 1882 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed

Rev Author Line No. Line
418 jermar 1
/*
2
 * Copyright (C) 2005 Jakub Jermar
3
 * All rights reserved.
4
 *
5
 * Redistribution and use in source and binary forms, with or without
6
 * modification, are permitted provided that the following conditions
7
 * are met:
8
 *
9
 * - Redistributions of source code must retain the above copyright
10
 *   notice, this list of conditions and the following disclaimer.
11
 * - Redistributions in binary form must reproduce the above copyright
12
 *   notice, this list of conditions and the following disclaimer in the
13
 *   documentation and/or other materials provided with the distribution.
14
 * - The name of the author may not be used to endorse or promote products
15
 *   derived from this software without specific prior written permission.
16
 *
17
 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18
 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19
 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20
 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21
 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22
 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23
 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24
 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25
 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26
 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27
 */
28
 
1784 jermar 29
/** @addtogroup sparc64
1702 cejka 30
 * @{
31
 */
32
/** @file
33
 */
34
 
1784 jermar 35
#ifndef KERN_sparc64_ASM_H_
36
#define KERN_sparc64_ASM_H_
418 jermar 37
 
1881 jermar 38
#include <arch.h>
650 jermar 39
#include <typedefs.h>
418 jermar 40
#include <arch/types.h>
650 jermar 41
#include <arch/register.h>
418 jermar 42
#include <config.h>
1881 jermar 43
#include <time/clock.h>
418 jermar 44
 
650 jermar 45
/** Read Processor State register.
46
 *
47
 * @return Value of PSTATE register.
48
 */
1780 jermar 49
static inline uint64_t pstate_read(void)
650 jermar 50
{
1780 jermar 51
    uint64_t v;
650 jermar 52
 
53
    __asm__ volatile ("rdpr %%pstate, %0\n" : "=r" (v));
54
 
55
    return v;
56
}
57
 
58
/** Write Processor State register.
59
 *
1708 jermar 60
 * @param v New value of PSTATE register.
650 jermar 61
 */
1780 jermar 62
static inline void pstate_write(uint64_t v)
650 jermar 63
{
64
    __asm__ volatile ("wrpr %0, %1, %%pstate\n" : : "r" (v), "i" (0));
65
}
66
 
658 jermar 67
/** Read TICK_compare Register.
68
 *
69
 * @return Value of TICK_comapre register.
70
 */
1780 jermar 71
static inline uint64_t tick_compare_read(void)
658 jermar 72
{
1780 jermar 73
    uint64_t v;
658 jermar 74
 
75
    __asm__ volatile ("rd %%tick_cmpr, %0\n" : "=r" (v));
76
 
77
    return v;
78
}
650 jermar 79
 
658 jermar 80
/** Write TICK_compare Register.
81
 *
1708 jermar 82
 * @param v New value of TICK_comapre register.
658 jermar 83
 */
1780 jermar 84
static inline void tick_compare_write(uint64_t v)
658 jermar 85
{
86
    __asm__ volatile ("wr %0, %1, %%tick_cmpr\n" : : "r" (v), "i" (0));
87
}
88
 
89
/** Read TICK Register.
90
 *
91
 * @return Value of TICK register.
92
 */
1780 jermar 93
static inline uint64_t tick_read(void)
658 jermar 94
{
1780 jermar 95
    uint64_t v;
658 jermar 96
 
97
    __asm__ volatile ("rdpr %%tick, %0\n" : "=r" (v));
98
 
99
    return v;
100
}
101
 
102
/** Write TICK Register.
103
 *
1708 jermar 104
 * @param v New value of TICK register.
658 jermar 105
 */
1780 jermar 106
static inline void tick_write(uint64_t v)
658 jermar 107
{
108
    __asm__ volatile ("wrpr %0, %1, %%tick\n" : : "r" (v), "i" (0));
109
}
110
 
664 jermar 111
/** Read SOFTINT Register.
112
 *
113
 * @return Value of SOFTINT register.
114
 */
1780 jermar 115
static inline uint64_t softint_read(void)
664 jermar 116
{
1780 jermar 117
    uint64_t v;
658 jermar 118
 
664 jermar 119
    __asm__ volatile ("rd %%softint, %0\n" : "=r" (v));
120
 
121
    return v;
122
}
123
 
124
/** Write SOFTINT Register.
125
 *
1708 jermar 126
 * @param v New value of SOFTINT register.
664 jermar 127
 */
1780 jermar 128
static inline void softint_write(uint64_t v)
664 jermar 129
{
130
    __asm__ volatile ("wr %0, %1, %%softint\n" : : "r" (v), "i" (0));
131
}
132
 
665 jermar 133
/** Write CLEAR_SOFTINT Register.
134
 *
135
 * Bits set in CLEAR_SOFTINT register will be cleared in SOFTINT register.
136
 *
1708 jermar 137
 * @param v New value of CLEAR_SOFTINT register.
665 jermar 138
 */
1780 jermar 139
static inline void clear_softint_write(uint64_t v)
665 jermar 140
{
141
    __asm__ volatile ("wr %0, %1, %%clear_softint\n" : : "r" (v), "i" (0));
142
}
143
 
1849 jermar 144
/** Write SET_SOFTINT Register.
145
 *
146
 * Bits set in SET_SOFTINT register will be set in SOFTINT register.
147
 *
148
 * @param v New value of SET_SOFTINT register.
149
 */
150
static inline void set_softint_write(uint64_t v)
151
{
152
    __asm__ volatile ("wr %0, %1, %%set_softint\n" : : "r" (v), "i" (0));
153
}
154
 
418 jermar 155
/** Enable interrupts.
156
 *
157
 * Enable interrupts and return previous
158
 * value of IPL.
159
 *
160
 * @return Old interrupt priority level.
161
 */
162
static inline ipl_t interrupts_enable(void) {
650 jermar 163
    pstate_reg_t pstate;
1780 jermar 164
    uint64_t value;
650 jermar 165
 
166
    value = pstate_read();
167
    pstate.value = value;
168
    pstate.ie = true;
169
    pstate_write(pstate.value);
170
 
171
    return (ipl_t) value;
418 jermar 172
}
173
 
174
/** Disable interrupts.
175
 *
176
 * Disable interrupts and return previous
177
 * value of IPL.
178
 *
179
 * @return Old interrupt priority level.
180
 */
181
static inline ipl_t interrupts_disable(void) {
650 jermar 182
    pstate_reg_t pstate;
1780 jermar 183
    uint64_t value;
650 jermar 184
 
185
    value = pstate_read();
186
    pstate.value = value;
187
    pstate.ie = false;
188
    pstate_write(pstate.value);
189
 
190
    return (ipl_t) value;
418 jermar 191
}
192
 
193
/** Restore interrupt priority level.
194
 *
195
 * Restore IPL.
196
 *
197
 * @param ipl Saved interrupt priority level.
198
 */
199
static inline void interrupts_restore(ipl_t ipl) {
650 jermar 200
    pstate_reg_t pstate;
201
 
202
    pstate.value = pstate_read();
203
    pstate.ie = ((pstate_reg_t) ipl).ie;
204
    pstate_write(pstate.value);
418 jermar 205
}
206
 
207
/** Return interrupt priority level.
208
 *
209
 * Return IPL.
210
 *
211
 * @return Current interrupt priority level.
212
 */
213
static inline ipl_t interrupts_read(void) {
650 jermar 214
    return (ipl_t) pstate_read();
418 jermar 215
}
216
 
217
/** Return base address of current stack.
218
 *
219
 * Return the base address of the current stack.
220
 * The stack is assumed to be STACK_SIZE bytes long.
221
 * The stack must start on page boundary.
222
 */
1780 jermar 223
static inline uintptr_t get_stack_base(void)
418 jermar 224
{
1780 jermar 225
    uintptr_t v;
426 jermar 226
 
1880 jermar 227
    __asm__ volatile ("andn %%sp, %1, %0\n" : "=r" (v) : "r" (STACK_SIZE-1));
426 jermar 228
 
229
    return v;
418 jermar 230
}
231
 
640 jermar 232
/** Read Version Register.
233
 *
234
 * @return Value of VER register.
235
 */
1780 jermar 236
static inline uint64_t ver_read(void)
640 jermar 237
{
1780 jermar 238
    uint64_t v;
640 jermar 239
 
240
    __asm__ volatile ("rdpr %%ver, %0\n" : "=r" (v));
241
 
242
    return v;
243
}
244
 
529 jermar 245
/** Read Trap Base Address register.
246
 *
247
 * @return Current value in TBA.
248
 */
1780 jermar 249
static inline uint64_t tba_read(void)
529 jermar 250
{
1780 jermar 251
    uint64_t v;
529 jermar 252
 
253
    __asm__ volatile ("rdpr %%tba, %0\n" : "=r" (v));
254
 
255
    return v;
256
}
257
 
873 jermar 258
/** Read Trap Program Counter register.
259
 *
260
 * @return Current value in TPC.
261
 */
1780 jermar 262
static inline uint64_t tpc_read(void)
873 jermar 263
{
1780 jermar 264
    uint64_t v;
873 jermar 265
 
266
    __asm__ volatile ("rdpr %%tpc, %0\n" : "=r" (v));
267
 
268
    return v;
269
}
270
 
883 jermar 271
/** Read Trap Level register.
272
 *
273
 * @return Current value in TL.
274
 */
1780 jermar 275
static inline uint64_t tl_read(void)
883 jermar 276
{
1780 jermar 277
    uint64_t v;
883 jermar 278
 
279
    __asm__ volatile ("rdpr %%tl, %0\n" : "=r" (v));
280
 
281
    return v;
282
}
873 jermar 283
 
529 jermar 284
/** Write Trap Base Address register.
285
 *
1708 jermar 286
 * @param v New value of TBA.
529 jermar 287
 */
1780 jermar 288
static inline void tba_write(uint64_t v)
529 jermar 289
{
290
    __asm__ volatile ("wrpr %0, %1, %%tba\n" : : "r" (v), "i" (0));
291
}
292
 
1780 jermar 293
/** Load uint64_t from alternate space.
569 jermar 294
 *
295
 * @param asi ASI determining the alternate space.
296
 * @param va Virtual address within the ASI.
297
 *
298
 * @return Value read from the virtual address in the specified address space.
299
 */
1780 jermar 300
static inline uint64_t asi_u64_read(asi_t asi, uintptr_t va)
569 jermar 301
{
1780 jermar 302
    uint64_t v;
569 jermar 303
 
304
    __asm__ volatile ("ldxa [%1] %2, %0\n" : "=r" (v) : "r" (va), "i" (asi));
305
 
306
    return v;
307
}
529 jermar 308
 
1780 jermar 309
/** Store uint64_t to alternate space.
569 jermar 310
 *
311
 * @param asi ASI determining the alternate space.
312
 * @param va Virtual address within the ASI.
313
 * @param v Value to be written.
314
 */
1780 jermar 315
static inline void asi_u64_write(asi_t asi, uintptr_t va, uint64_t v)
569 jermar 316
{
613 jermar 317
    __asm__ volatile ("stxa %0, [%1] %2\n" : :  "r" (v), "r" (va), "i" (asi) : "memory");
569 jermar 318
}
319
 
1855 jermar 320
/** Flush all valid register windows to memory. */
321
static inline void flushw(void)
322
{
323
    __asm__ volatile ("flushw\n");
324
}
325
 
1865 jermar 326
/** Switch to nucleus by setting TL to 1. */
327
static inline void nucleus_enter(void)
328
{
329
    __asm__ volatile ("wrpr %g0, 1, %tl\n");
330
}
331
 
332
/** Switch from nucleus by setting TL to 0. */
333
static inline void nucleus_leave(void)
334
{
335
    __asm__ volatile ("wrpr %g0, %g0, %tl\n");
336
}
337
 
1856 jermar 338
extern void cpu_halt(void);
339
extern void cpu_sleep(void);
1881 jermar 340
extern void asm_delay_loop(const uint32_t usec);
418 jermar 341
 
1856 jermar 342
extern uint64_t read_from_ag_g7(void);
343
extern void write_to_ag_g6(uint64_t val);
344
extern void write_to_ag_g7(uint64_t val);
345
extern void write_to_ig_g6(uint64_t val);
346
 
1864 jermar 347
extern void switch_to_userspace(uint64_t pc, uint64_t sp, uint64_t uarg);
1860 jermar 348
 
418 jermar 349
#endif
1702 cejka 350
 
1784 jermar 351
/** @}
1702 cejka 352
 */