Rev 1904 | Rev 2068 | Go to most recent revision | Details | Compare with Previous | Last modification | View Log | RSS feed
Rev | Author | Line No. | Line |
---|---|---|---|
664 | jermar | 1 | /* |
2 | * Copyright (C) 2005 Jakub Jermar |
||
3 | * All rights reserved. |
||
4 | * |
||
5 | * Redistribution and use in source and binary forms, with or without |
||
6 | * modification, are permitted provided that the following conditions |
||
7 | * are met: |
||
8 | * |
||
9 | * - Redistributions of source code must retain the above copyright |
||
10 | * notice, this list of conditions and the following disclaimer. |
||
11 | * - Redistributions in binary form must reproduce the above copyright |
||
12 | * notice, this list of conditions and the following disclaimer in the |
||
13 | * documentation and/or other materials provided with the distribution. |
||
14 | * - The name of the author may not be used to endorse or promote products |
||
15 | * derived from this software without specific prior written permission. |
||
16 | * |
||
17 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR |
||
18 | * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES |
||
19 | * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. |
||
20 | * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, |
||
21 | * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT |
||
22 | * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
||
23 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
||
24 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
||
25 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF |
||
26 | * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
||
27 | */ |
||
28 | |||
1703 | jermar | 29 | /** @addtogroup sparc64interrupt |
1702 | cejka | 30 | * @{ |
31 | */ |
||
1703 | jermar | 32 | /** |
33 | * @file |
||
34 | * @brief This file contains interrupt vector trap handler. |
||
1702 | cejka | 35 | */ |
36 | |||
1860 | jermar | 37 | #ifndef KERN_sparc64_TRAP_INTERRUPT_H_ |
38 | #define KERN_sparc64_TRAP_INTERRUPT_H_ |
||
664 | jermar | 39 | |
40 | #include <arch/trap/trap_table.h> |
||
666 | jermar | 41 | #include <arch/stack.h> |
664 | jermar | 42 | |
1911 | jermar | 43 | /* IMAP register bits */ |
44 | #define IGN_MASK 0x7c0 |
||
45 | #define INO_MASK 0x1f |
||
46 | #define IMAP_V_MASK (1ULL<<31) |
||
47 | |||
48 | #define IGN_SHIFT 6 |
||
49 | |||
50 | |||
1849 | jermar | 51 | /* Interrupt ASI registers. */ |
52 | #define ASI_UDB_INTR_W 0x77 |
||
53 | #define ASI_INTR_DISPATCH_STATUS 0x48 |
||
54 | #define ASI_UDB_INTR_R 0x7f |
||
55 | #define ASI_INTR_RECEIVE 0x49 |
||
56 | |||
57 | /* VA's used with ASI_UDB_INTR_W register. */ |
||
58 | #define ASI_UDB_INTR_W_DATA_0 0x40 |
||
59 | #define ASI_UDB_INTR_W_DATA_1 0x50 |
||
60 | #define ASI_UDB_INTR_W_DATA_2 0x60 |
||
1904 | jermar | 61 | #define ASI_UDB_INTR_W_DISPATCH 0x70 |
1849 | jermar | 62 | |
63 | /* VA's used with ASI_UDB_INTR_R register. */ |
||
64 | #define ASI_UDB_INTR_R_DATA_0 0x40 |
||
65 | #define ASI_UDB_INTR_R_DATA_1 0x50 |
||
66 | #define ASI_UDB_INTR_R_DATA_2 0x60 |
||
67 | |||
1904 | jermar | 68 | /* Shifts in the Interrupt Vector Dispatch virtual address. */ |
69 | #define INTR_VEC_DISPATCH_MID_SHIFT 14 |
||
70 | |||
71 | /* Bits in the Interrupt Dispatch Status register. */ |
||
72 | #define INTR_DISPATCH_STATUS_NACK 0x2 |
||
73 | #define INTR_DISPATCH_STATUS_BUSY 0x1 |
||
74 | |||
664 | jermar | 75 | #define TT_INTERRUPT_LEVEL_1 0x41 |
76 | #define TT_INTERRUPT_LEVEL_2 0x42 |
||
77 | #define TT_INTERRUPT_LEVEL_3 0x43 |
||
78 | #define TT_INTERRUPT_LEVEL_4 0x44 |
||
79 | #define TT_INTERRUPT_LEVEL_5 0x45 |
||
80 | #define TT_INTERRUPT_LEVEL_6 0x46 |
||
81 | #define TT_INTERRUPT_LEVEL_7 0x47 |
||
82 | #define TT_INTERRUPT_LEVEL_8 0x48 |
||
83 | #define TT_INTERRUPT_LEVEL_9 0x49 |
||
84 | #define TT_INTERRUPT_LEVEL_10 0x4a |
||
85 | #define TT_INTERRUPT_LEVEL_11 0x4b |
||
86 | #define TT_INTERRUPT_LEVEL_12 0x4c |
||
87 | #define TT_INTERRUPT_LEVEL_13 0x4d |
||
88 | #define TT_INTERRUPT_LEVEL_14 0x4e |
||
89 | #define TT_INTERRUPT_LEVEL_15 0x4f |
||
90 | |||
91 | #define TT_INTERRUPT_VECTOR_TRAP 0x60 |
||
92 | |||
93 | #define INTERRUPT_LEVEL_N_HANDLER_SIZE TRAP_TABLE_ENTRY_SIZE |
||
94 | #define INTERRUPT_VECTOR_TRAP_HANDLER_SIZE TRAP_TABLE_ENTRY_SIZE |
||
95 | |||
96 | #ifdef __ASM__ |
||
97 | .macro INTERRUPT_LEVEL_N_HANDLER n |
||
1852 | jermar | 98 | mov \n - 1, %g2 |
667 | jermar | 99 | PREEMPTIBLE_HANDLER exc_dispatch |
664 | jermar | 100 | .endm |
101 | |||
102 | .macro INTERRUPT_VECTOR_TRAP_HANDLER |
||
1859 | jermar | 103 | PREEMPTIBLE_HANDLER interrupt |
664 | jermar | 104 | .endm |
105 | #endif /* __ASM__ */ |
||
106 | |||
1849 | jermar | 107 | #ifndef __ASM__ |
1861 | jermar | 108 | extern void interrupt(int n, istate_t *istate); |
1849 | jermar | 109 | #endif /* !def __ASM__ */ |
110 | |||
664 | jermar | 111 | #endif |
1702 | cejka | 112 | |
1703 | jermar | 113 | /** @} |
1702 | cejka | 114 | */ |